CMOS Digital Integrated Circuits Silicon Monolithic

## T3GF3WBG

### 1. Functional Description

Dual-Supply Bus Transceiver for SD Memory Card

### 2. General

This device is an advanced high-speed dual-supply bus transceiver fabricated with silicon-gate CMOS technology.

Designed for use as an interface between a 1.8-V bus and a 1.8-V/2.9-V bus in mixed 1.8-V/2.9-V supply systems.

The A-port interfaces with the 1.8-V bus, the B-port with the 1.8-V/2.9-V bus.

The direction of data transmission is determined by the level of the DIR input.

All inputs are equipped with protection circuits against static discharge or transient excess voltage.

#### 3. Features

- (1) Compliant with SD specification Part 1 Physical Layer Specification 3.0 (SDR12/SDR25/DDR50)
- (2) Bidirectional interface between 1.8-V and 2.9-V buses
- (3) High-speed operation:  $t_{pd}$  (A to B) = 5.0 ns (max) ( $V_{CCA} = 1.8 \pm 0.15 \text{ V}, V_{CCB} = 2.9 \pm 0.1 \text{ V}$ )

$$t_{pd}$$
 (B to A) = 5.0 ns (max) ( $V_{CCA}$  = 1.8  $\pm$  0.15 V,  $V_{CCB}$  = 2.9  $\pm$  0.1 V)

$$t_{pd}$$
 (A to B) = 7.0 ns (max) ( $V_{CCA}$  = 1.8 ± 0.15 V,  $V_{CCB}$  = 1.8 ± 0.1 V)

$$t_{pd}$$
 (B to A) = 7.0 ns (max) ( $V_{CCA}$  = 1.8  $\pm$  0.15 V,  $V_{CCB}$  = 1.8  $\pm$  0.1 V)

(4) Output current:  $I_{OHB}/I_{OLB} = \pm 6 \text{ mA (min)} (V_{CCB} = 2.8 \text{ V})$ 

$$I_{OHA}/I_{OLA} = \pm 6 \text{ mA (min)} (V_{CCA} = 1.65 \text{ V})$$

- (5) Integrated EMI filter on B-port
- (6) Integrated pull-up and pull-down resistors on B-port
- (7) Latch-up performance: ±200 mA
- (8) ESD performance: Human body model  $> \pm 2000 \text{ V}$

```
IEC61000-4-2 Level 4 (Contact) > \pm 8 kV (SD card side)
```

IEC61000-4-2 Level 4 (Air)  $> \pm 15$  kV (SD card side)

CDM > 500 V

(9) Ultra-small package: WCSP25

Rev.1.0

### 4. Packaging and Pin Assignment (Top View)



### 4.1. Pin Assignment

|   | 1      | 2       | 3                | 4          | 5      |
|---|--------|---------|------------------|------------|--------|
| Α | Dat2.h | CMD-dir | Dat0-dir         | $V_{Batt}$ | Dat2-B |
| В | Dat3.h | SEL     | V <sub>CCA</sub> | $V_{CCB}$  | Dat3-B |
| С | Clk.h  | Enable  | GND              | GND        | CLK-B  |
| D | Dat0.h | CMD.h   | CD               | CMD-B      | Dat0-B |
| E | Dat1.h | Clk-f   | Dat123-dir       | WP         | Dat1-B |

### 5. Marking



Fig. 5.1 Marking

### 6. Principle of Operation

### 6.1. Truth Table

| Input<br>Clk.h | Output<br>Clk-f | Output<br>CLK-B |
|----------------|-----------------|-----------------|
| L              | L               | L               |
| Н              | Н               | Н               |

| Input<br>CMD-dir | Function<br>CMD.h | Function<br>CMD-B | Outputs       |  |
|------------------|-------------------|-------------------|---------------|--|
| L                | Output            | Input             | CMD.h = CMD-B |  |
| Н                | Input             | Output            | CMD-B = CMD.h |  |

| Input<br>Dat0-dir | Function<br>Dat0.h | Function<br>Dat0-B | Outputs         |
|-------------------|--------------------|--------------------|-----------------|
| L                 | Output             | Input              | Dat0.h = Dat0-B |
| Н                 | Input              | Output             | Dat0-B = Dat0.h |

| Input<br>Dat123-dir | Function<br>Dat1.h - Dat3.h | Function<br>Dat1-B - Dat3-B | Outputs         |  |
|---------------------|-----------------------------|-----------------------------|-----------------|--|
| L                   | Output                      | Input                       | Datn.h = Datn-B |  |
| Н                   | Input                       | Output                      | Datn-B = Datn.h |  |

| Input<br>Enable | Input<br>SEL | UVLO    | Regulator<br>Function |
|-----------------|--------------|---------|-----------------------|
| L               | Х            | Х       | OFF                   |
| Н               | Х            | Detect  | OFF                   |
| Н               | L            | Release | 2.9 V                 |
| Н               | Н            | Release | 1.8 V                 |

### 7. Block Diagram



Fig. 7.1 Block Diagram 1



Fig. 7.2 Block Diagram 2



Fig. 7.3 Block Diagram 3



Fig. 7.4 Block Diagram 4



| Symbol   | Value (typ.)    |
|----------|-----------------|
| R3, R4   | 70 kΩ           |
| R2       | 15 kΩ           |
| R5       | 470 kΩ          |
| R6, R7   | 100 kΩ          |
| R8       | 5 Ω             |
| R9       | 35 Ω            |
| R10, R11 | 200 k to 500 kΩ |
| R12      | 80 to 400 Ω     |
| С        | 35 pF           |

Fig. 7.5 Block Diagram 5



| Enable | UVLO    | SW1 |
|--------|---------|-----|
| Н      | Release | OFF |
| Н      | Detect  | ON  |
| L      | X       | ON  |

Fig. 7.6 Block Diagram 6



### 8. Absolute Maximum Ratings (Note)

| Characteristics                                | Symbol            | Note     | Rating                        | Unit |
|------------------------------------------------|-------------------|----------|-------------------------------|------|
| Supply voltage                                 | V <sub>CCA</sub>  |          | -0.5 to 3.0                   | V    |
|                                                | V <sub>Batt</sub> |          | 5.5                           | 1    |
| Input voltage (DIR, Clk.h)                     | V <sub>IN</sub>   |          | -0.5 to V <sub>CCA</sub> +0.5 | 1    |
| Input voltage (Enable, SEL)                    |                   |          | -0.5 to 5.5                   | 1    |
| Bus I/O voltage                                | V <sub>I/OA</sub> | (Note 1) | -0.5 to V <sub>CCA</sub> +0.5 | 7    |
|                                                | V <sub>I/OB</sub> | ]        | -0.5 to V <sub>CCB</sub> +0.5 | 1    |
| Clamp diode current (DIR, Clk.h)               | I <sub>IK</sub>   |          | ±25                           | mA   |
| Clamp diode current (Enable, SEL)              |                   |          | -25                           |      |
| I/O diode current                              | I <sub>I/OK</sub> | (Note 2) | ±25                           |      |
| Output current                                 | I <sub>OUTA</sub> |          | ±25                           |      |
|                                                | I <sub>OUTB</sub> |          | ±25                           |      |
| V <sub>CC</sub> /ground current per supply pin | I <sub>CCA</sub>  |          | ±50                           |      |
| Power dissipation                              | P <sub>D</sub>    |          | 400                           | mW   |
| Storage temperature                            | T <sub>stg</sub>  |          | -55 to 150                    | °C   |

Note: Exceeding any of the absolute maximum ratings, even briefly, lead to deterioration in IC performance or even destruction.

Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note 1: High (H) or Low (L) state. I<sub>OUT</sub> absolute maximum rating must be observed.

Note 2:  $V_{OUT} < GND$ ,  $V_{OUT} > V_{CC}$ 

### 9. Operating Ranges (Note)

| Characteristics             | Symbol            | Note     | Test Condition                                                                       | Rating                | Unit |
|-----------------------------|-------------------|----------|--------------------------------------------------------------------------------------|-----------------------|------|
| Supply voltage              | $V_{CCA}$         |          | _                                                                                    | 1.65 to 1.95          | V    |
|                             | $V_{Batt}$        |          |                                                                                      | 3.1 to 5.0            |      |
| Input voltage (DIR, Clk.h)  | V <sub>IN</sub>   |          |                                                                                      | 0 to V <sub>CCA</sub> |      |
| Input voltage (Enable, SEL) |                   |          |                                                                                      | 0 to 5.0              |      |
| Bus I/O voltage             | V <sub>I/OA</sub> | (Note 1) |                                                                                      | 0 to V <sub>CCA</sub> |      |
|                             | V <sub>I/OB</sub> |          |                                                                                      | 0 to V <sub>CCB</sub> |      |
| Output current              | I <sub>OUTA</sub> |          | V <sub>CCA</sub> = 1.65 to 1.95 V                                                    | ±6                    | mA   |
|                             | I <sub>OUTB</sub> |          | V <sub>CCB</sub> = 2.8 to 3.0 V, V <sub>CCB</sub> is supplied from the built-in LDO. | ±6                    |      |
| Operating temperature       | T <sub>opr</sub>  |          | _                                                                                    | 85                    | °C   |
| Input rise time             | dt/dv             |          | V <sub>CCA</sub> = 1.65 V, V <sub>CCB</sub> = 2.8 V                                  | 0 to 10               | ns/V |
| Input fall time             |                   |          |                                                                                      | 0 to 10               |      |

Note: The operating ranges must be maintained to ensure the normal operation of the device.

Unused inputs and bus inputs must be tied to either  $V_{CC}$  or GND. Please connect both bus inputs and the bus outputs with  $V_{CC}$  or GND when the I/O of the bus terminal changes by the function. In this case, please note that the output is not short-circuited.

Note: Don't input the signal during the period of changing the output voltage of the LDO.

Note 1: High (H) or Low (L) state.



### 10. Electrical Characteristics

# 10.1. DC Characteristics (Note) (Unless otherwise specified, $T_a$ = -30 to 85°C, 1.65 V $\leq$ V<sub>CCA</sub> $\leq$ 1.95 V)

| Characteristics                      | Symbol           | Test Condition                                                                                                                     | V <sub>CCA</sub> (V) | V <sub>CCB</sub> (V) | Min                     | Max                     | Unit |
|--------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|-------------------------|-------------------------|------|
| High-level input voltage (DIR, An)   | V <sub>IHA</sub> | (Note 1)                                                                                                                           | 1.65 to 1.95         | 1.7 to 3.0           | V <sub>CCA</sub> × 0.65 | _                       | V    |
| High-level input voltage             | V <sub>IHB</sub> |                                                                                                                                    |                      | 2.8 to 3.0           | 2.0                     | _                       |      |
| (Bn)                                 |                  |                                                                                                                                    |                      | 1.7 to 1.9           | $V_{CCB} \times 0.65$   | _                       |      |
| Low-level input voltage<br>(DIR, An) | V <sub>ILA</sub> |                                                                                                                                    |                      | 1.7 to 3.0           |                         | V <sub>CCA</sub> × 0.35 |      |
| Low-level input voltage              | V <sub>ILB</sub> |                                                                                                                                    |                      | 2.8 to 3.0           |                         | 0.8                     |      |
| (Bn)                                 |                  |                                                                                                                                    |                      | 1.7 to 1.9           | _                       | $V_{CCB} \times 0.35$   |      |
| High-level output voltage            | V <sub>OHA</sub> | $V_{IN} = V_{IH}$ or $V_{IL}$ , $I_{OHA} = -100 \mu A$                                                                             |                      | 1.7 to 3.0           | V <sub>CCA</sub> - 0.2  | _                       |      |
|                                      |                  | $V_{IN} = V_{IH}$ or $V_{IL}$ , $I_{OHA} = -6$ mA                                                                                  | 1.65                 |                      | 1.15                    | _                       |      |
|                                      | V <sub>OHB</sub> | $V_{IN} = V_{IH}$ or $V_{IL}$ , $I_{OHB} = -100 \mu A$                                                                             | 1.65 to 1.95         | 2.8 to 3.0           | V <sub>CCB</sub> - 0.2  | _                       |      |
|                                      |                  |                                                                                                                                    |                      | 1.7 to 1.9           | V <sub>CCB</sub> - 0.2  | _                       |      |
|                                      |                  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> , I <sub>OHB</sub> = -6 mA                                                    |                      | 2.8                  | 2.2                     | _                       |      |
|                                      |                  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> , I <sub>OHB</sub> = -4 mA                                                    |                      | 1.7                  | 1.2                     | _                       |      |
| Low-level output voltage             | V <sub>OLA</sub> | $V_{IN} = V_{IH}$ or $V_{IL}$ , $I_{OLA} = 100 \mu A$                                                                              |                      | 1.7 to 3.0           | _                       | 0.2                     |      |
|                                      |                  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> , I <sub>OLA</sub> = 6 mA                                                     | 1.65                 |                      | _                       | 0.3                     |      |
|                                      | V <sub>OLB</sub> | $V_{IN} = V_{IH}$ or $V_{IL}$ , $I_{OLB} = 100 \mu A$                                                                              | 1.65 to 1.95         | 2.8 to 3.0           | _                       | 0.2                     |      |
|                                      |                  |                                                                                                                                    |                      | 1.7 to 1.9           | _                       | 0.2                     |      |
|                                      |                  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> , I <sub>OLB</sub> = 6 mA                                                     |                      | 2.8                  | _                       | 0.4                     |      |
|                                      |                  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> , I <sub>OLB</sub> = 4 mA                                                     |                      | 1.7                  | _                       | 0.3                     |      |
| Input leakage current                | I <sub>INA</sub> | V <sub>INA</sub> = V <sub>CCA</sub> or GND<br>DIR = High<br>V <sub>CD</sub> = V <sub>WP</sub> = V <sub>CCA</sub>                   |                      | 1.7 to 3.0           | _                       | ±5.0                    | μА   |
|                                      | I <sub>INB</sub> | $V_{CMD-B}$ , $V_{DAT0-B}$ , $V_{DAT1-B}$ , $V_{DAT1-B}$ = $V_{CCB}$ $V_{DAT3-B}$ = GND, DIR = Low $V_{CD}$ = $V_{WP}$ = $V_{CCA}$ |                      |                      | _                       | ±5.0                    |      |
| Quiescent supply current             | I <sub>CCA</sub> | $V_{INA} = V_{CCA}$ or GND<br>DIR = High<br>$V_{CD} = V_{WP} = V_{CCA}$                                                            |                      |                      | _                       | 20                      |      |

Note:  $V_{CCB}$  is supplied from the built-in LDO.

Note 1: An is a host side signal. Bn is a card side signal.

## 10.2. AC Characteristics (Note) (Unless otherwise specified, $T_a = -30$ to 85°C, Input: $t_r = t_f = 2.0$ ns)

### 10.2.1. $V_{CCA} = 1.8 \pm 0.15 \text{ V}$ , $V_{CCB} = 2.9 \pm 0.1 \text{ V}$

| Characteristics                                    | Symbol                               | Note     | Test Condition          | Min  | Тур. | Max | Unit |
|----------------------------------------------------|--------------------------------------|----------|-------------------------|------|------|-----|------|
| Propagation delay time (Bn $\rightarrow$ An)       | t <sub>PLH</sub> /t <sub>PHL</sub>   |          | See Fig. 10.2.1, 10.2.2 | _    | 3.5  | 5.0 | ns   |
| Propagation delay time (An $\rightarrow$ Bn)       |                                      |          |                         | _    | 3.5  | 5.0 |      |
| Propagation delay time (Clk.h $\rightarrow$ Clk-f) |                                      |          |                         | 1.0  | 5.7  | 9.5 |      |
| Skew (CLK-f to CMD/DAT)                            | t <sub>skew.f</sub>                  |          | _                       | -1.8 | 0.0  | 3.0 |      |
| Output rise/fall time (An)                         | t <sub>TLH</sub> /t <sub>THL</sub>   |          | See Fig. 10.2.1, 10.2.2 | _    | 1.5  | _   |      |
| Output rise/fall time (Bn)                         |                                      |          |                         | _    | 1.5  | _   |      |
| Output skew                                        | t <sub>osLH</sub> /t <sub>osHL</sub> | (Note 1) | See Fig. 10.2.3         | _    | _    | 0.5 |      |

Note: An is a host side signal. Bn is a card side signal. V<sub>CCB</sub> is supplied from the built-in LDO.

Note 1: Parameter guaranteed by design.  $(t_{osLH} = |t_{PLHm} - t_{PLHn}|, t_{osHL} = |t_{PHLm} - t_{PHLn}|)$ 

### 10.2.2. $V_{CCA}$ = 1.8 ± 0.15 V, $V_{CCB}$ = 1.8 ± 0.1 V

| Characteristics                                    | Symbol                               | Note     | Test Condition          | Min  | Тур. | Max  | Unit |
|----------------------------------------------------|--------------------------------------|----------|-------------------------|------|------|------|------|
| Propagation delay time (Bn $\rightarrow$ An)       | t <sub>PLH</sub> /t <sub>PHL</sub>   |          | See Fig. 10.2.1, 10.2.2 | _    | 4.5  | 7.0  | ns   |
| Propagation delay time (An $\rightarrow$ Bn)       |                                      |          |                         | _    | 5.0  | 7.0  |      |
| Propagation delay time (Clk.h $\rightarrow$ Clk-f) |                                      |          |                         | 1.0  | 8.0  | 13.5 |      |
| Skew (CLK-f to CMD/DAT)                            | t <sub>skew.f</sub>                  |          | _                       | -0.8 | 0.4  | 1.6  |      |
| Output rise/fall time (An)                         | t <sub>TLH</sub> /t <sub>THL</sub>   |          | See Fig. 10.2.1, 10.2.2 | _    | 1.5  | _    |      |
| Output rise/fall time (Bn)                         |                                      |          |                         | _    | 1.5  | _    |      |
| Output skew                                        | t <sub>osLH</sub> /t <sub>osHL</sub> | (Note 1) | See Fig. 10.2.3         | _    | _    | 0.5  |      |

Note: An is a host side signal. Bn is a card side signal. V<sub>CCB</sub> is supplied from the built-in LDO.

Note 1: Parameter guaranteed by design. (tosLH = |tpLHm - tpLHn|, tosHL = |tpHLm - tpHLn|)

# 10.3. Dynamic Switching Characteristics (Note) (Unless otherwise specified, $T_a = 25^{\circ}$ C, Input: $t_r = t_f = 2.0$ ns, $C_L = 15$ pF)

| Characteristics                              |                     | Symbol           | Note     | Test Condition                                                               | V <sub>CCA</sub> (V) | V <sub>CCB</sub> (V) | Тур.  | Unit |
|----------------------------------------------|---------------------|------------------|----------|------------------------------------------------------------------------------|----------------------|----------------------|-------|------|
| Quiet output maximum dynamic $V_{OL}$        | $(A \rightarrow B)$ | V <sub>OLP</sub> | (Note 1) | See Fig. 10.3.1<br>V <sub>IH</sub> = V <sub>CC</sub> , V <sub>IL</sub> = 0 V | 1.8                  | 2.9                  | 0.35  | V    |
|                                              | $(B \rightarrow A)$ |                  |          | $V_{IH} = V_{CC}, V_{IL} = 0 V$                                              |                      |                      | 0.25  |      |
| Quiet output minimum dynamic V <sub>OL</sub> | $(A \rightarrow B)$ | V <sub>OLV</sub> |          |                                                                              |                      |                      | -0.35 |      |
|                                              | $(B \rightarrow A)$ |                  |          |                                                                              |                      |                      | -0.25 |      |
| Quiet output maximum dynamic $V_{OH}$        | $(A \rightarrow B)$ | V <sub>OHP</sub> |          |                                                                              |                      |                      | 3.25  |      |
|                                              | $(B \rightarrow A)$ |                  |          |                                                                              |                      |                      | 2.05  |      |
| Quiet output minimum dynamic $V_{OH}$        | $(A \rightarrow B)$ | V <sub>OHV</sub> |          |                                                                              |                      |                      | 2.55  |      |
|                                              | $(B \rightarrow A)$ |                  |          |                                                                              |                      |                      | 1.55  |      |

Note: An is a host side signal. Bn is a card side signal.

Note 1: Parameter guaranteed by design.

### 10.4. Capacitive Characteristics (Unless otherwise specified, $T_a = 25^{\circ}C$ )

| Characteristics               | Symbol           | Note     | Test Condition                 | V <sub>CCA</sub> (V) | V <sub>CCB</sub> (V) | Тур. | Unit |
|-------------------------------|------------------|----------|--------------------------------|----------------------|----------------------|------|------|
| Power dissipation capacitance | C <sub>PDA</sub> | (Note 1) | $A \rightarrow B (DIR = High)$ | 1.8                  | 2.9                  | 24   | pF   |
|                               |                  |          | $B \rightarrow A (DIR = Low)$  |                      |                      | 22   |      |
|                               | C <sub>PDB</sub> |          | $A \rightarrow B (DIR = High)$ |                      |                      | 76   |      |
|                               |                  |          | $B \rightarrow A (DIR = Low)$  |                      |                      | 28   |      |

Note 1:  $C_{PD}$  is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation.  $I_{CC}(opr) = C_{PD} \times V_{CC} \times f_{IN} + I_{CC}/6 \text{ (per bit)}$ 



Fig. 10.2.1 Parameter for AC Test Circuit



Fig. 10.2.2 AC Waveform  $t_{PLH}$ ,  $t_{PHL}$ ,  $t_{TLH}$ ,  $t_{THL}$ 

Fig. 10.2.3 AC Waveform toslH, tosHL

 $V_{CC}/2$ 

 $\begin{array}{c|ccccc} V_{CC} & Symbol & Value \\ \hline 2.9 \pm 0.1 \, V & V_{IH} & V_{CC} \\ \hline & V_{M} & V_{CC}/2 \\ \hline & 1.8 \pm 0.15 \, V & V_{IH} & V_{CC} \\ \end{array}$ 

 $V_{\mathsf{M}}$ 

Table 10.2.1 AC Waveform Symbols



Fig. 10.3.1 Quiet Output Measurement Circuit VOHP, VOHV, VOLP, VOLV

### 11. Regulator Section

# 11.1. Electrical Characteristics (Unless otherwise specified, $V_{IN}$ = $V_{OUT}$ + 1 V, $I_{OUT}$ = 1 mA, $C_{IN}$ = 0.1 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, $T_j$ = 25°C)

| Characteristics                           | Symbol               | Note     | Test Condition                                                                                                                         | Min | Тур. | Max               | Unit   |
|-------------------------------------------|----------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------------------|--------|
| Supply voltage                            | V <sub>Batt</sub>    |          | _                                                                                                                                      | 3.1 | _    | 5.0               | V      |
| Output voltage                            | V <sub>CCB</sub>     | (Note 1) | SEL = Low                                                                                                                              | 2.8 | 2.9  | 3.0               |        |
|                                           |                      |          | SEL = High                                                                                                                             | 1.7 | 1.8  | 1.9               |        |
| UVLO detect voltage                       | V <sub>UVLO1</sub>   |          | _                                                                                                                                      | _   | 2.4  | 2.7               |        |
| UVLO release voltage                      | V <sub>UVLO2</sub>   |          |                                                                                                                                        | _   | 2.6  | 2.8               |        |
| Line regulation                           | REG <sub>Line</sub>  |          | $\begin{aligned} &V_{OUT} + 0.5 \text{ V} \leq V_{IN} \leq 5.0 \text{ V}, \\ &I_{OUT} = 1 \text{ mA} \end{aligned}$                    | _   | 3    | 15                | mV     |
| Load regulation                           | REG <sub>Load</sub>  |          | 1 mA ≤ I <sub>OUT</sub> ≤ 100 mA                                                                                                       | _   | _    | 150               |        |
| Quiescent current                         | I <sub>B(ON)</sub>   |          | I <sub>OUT</sub> = 0 mA                                                                                                                | _   | 80   | 160               | μА     |
| Standby current                           | I <sub>B(OFF)</sub>  |          | V <sub>Enable</sub> = 0 V, V <sub>SEL</sub> = 0 V                                                                                      | _   | 0.1  | 1.0               |        |
| Output noise voltage                      | V <sub>n</sub>       |          | $V_{IN} = V_{OUT} = + 1 V,$ $I_{OUT} = 10 \text{ mA},$ $10 \text{ Hz} \le f \le 100 \text{ kHz}, T_a = 25^{\circ}\text{C}$             | _   | 140  | _                 | μVms   |
| Temperature coefficient of output voltage | T <sub>CVO</sub>     |          | $-30^{\circ}\text{C} \le \text{T}_{opr} \le 85^{\circ}\text{C}$                                                                        | _   | 100  | _                 | ppm/°C |
| Ripple rejection                          | R.R                  |          | $V_{IN} = V_{OUT} + 1 V,$ $I_{OUT} = 10 \text{ mA, } f = 1 \text{ kHz,}$ $V_{Ripple} = 500 \text{ mV}_{p-p}, T_a = 25^{\circ}\text{C}$ | _   | 40   | _                 | dB     |
| High-level input voltage                  | V <sub>IH</sub>      |          | Enable, SEL                                                                                                                            | 1.5 | _    | V <sub>Batt</sub> | ٧      |
| Low-level input voltage                   | V <sub>IL</sub>      |          |                                                                                                                                        | 0   | _    | 0.25              |        |
| Control current (ON)                      | I <sub>CT(ON)</sub>  |          | V <sub>Enable</sub> = 1.5 V                                                                                                            | _   | _    | 7.5               | μА     |
| Control current (OFF)                     | I <sub>CT(OFF)</sub> |          | V <sub>Enable</sub> = 0 V                                                                                                              | _   | _    | 0.1               |        |
| Startup time                              | t <sub>start</sub>   |          | SEL = Low                                                                                                                              | _   | _    | 200               | μS     |
| Transition time (from 2.9 V to 1.8 V)     | t <sub>trans</sub>   |          | _                                                                                                                                      |     |      | 5                 | ms     |

Note 1: The relation between the supply voltage and the output voltage is shown in the below figure. This figure shows the representative typical behavior of the LDO.



Fig. 11.1.1 UVLO Characteristics



## 11.2. EMI Filter Response (Typical performance)



Fig. 11.2.1 EMI Filter Response (Typical performance)



### **Package Dimensions**

Unit: mm



Weight: 0.006 g (typ.)

| Package Name(s)                  |  |  |  |  |
|----------------------------------|--|--|--|--|
| TOSHIBA: S-UFBGA25-0202-0.40-001 |  |  |  |  |



#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's
  written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY
  CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation,
  equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles,
  trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices,
  elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR
  UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales
  representative.
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any
  infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any
  intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER,
  INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING
  WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND
  (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT,
  OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
  PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.