# Product Preview # **MOSFET Driver** The NCP81155 is a high-performance dual MOSFET gate driver in a small 3 mm x 3 mm package, optimized to drive the gates of both high-side and low-side power MOSFETs in a buck or buck-boost application. VCC UVLO ensures the MOSFETs are off when supply voltages are low. A bi-directional Enable pin provides a fault signal to the controller when a UVLO fault is detected. #### **Features** - Space–Efficient 3 mm x 3 mm DFN8 Thermally–Enhanced Package - VCC Range of 4.5 V to 13.2 V - Integrated Bootstrap Diode - Compatible with 3.3 V and 5 V PWM Inputs - Bi-Directional Enable Feature Pulls Enable Pin low during a UVLO Fault. - Adaptive Anti–Cross Conduction Circuit Protects against Cross–Conduction during FET Turn–on and Turn–off - Output Disable Control Turns Off Both MOSFETs - VCC Undervoltage Lockout - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant # **Typical Applications** - E-Cigarettes - Unmanned Aerial Vehicles (UAV) ## ON Semiconductor® www.onsemi.com DFN8 MN SUFFIX CASE 506BJ #### **MARKING DIAGRAM** 81155 = Specific Device Code A = Assembly Location L = Wafer Lot Y = Year W = Work Week Pb-Free Package (Note: Microdot may be in either location) #### PIN CONNECTIONS ## ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |---------------|-------------------|-----------------------| | NCP81155MNTWG | DFN8<br>(Pb-Free) | 3000 / Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. Figure 1. Simplified Block Diagram **Table 1. Pin Descriptions** | Pin No. | Symbol | Description | |---------|--------|---------------------------------------------------------------------------------------------------------------------------| | 1 | BST | Floating bootstrap supply pin for high side gate driver. Connect the bootstrap capacitor between this pin and the SW pin. | | 2 | PWM | Control input: PWM = High – DRVH is high, DRVL is low. PWM = Low – DRVH is low, DRVL is high. | | 3 | EN | Enable input: EN = High – Driver is enabled. EN = Low – Driver is disabled. | | 4 | VCC | Power supply input. Connect a bypass capacitor (0.1 μF) from this pin to ground. | | 5 | DRVL | Low side gate drive output. Connect to the gate of low side MOSFET. | | 6 | GND | Bias and reference ground. All signals are referenced to this node (QFN Flag). | | 7 | SW | Switch node. Connect this pin to the source of the high side MOSFET and drain of the low side MOSFET. | | 8 | DRVH | High side gate drive output. Connect to the gate of high side MOSFET. | | 9 | FLAG | Thermal flag. There is no electrical connection to the IC. Connect to ground plane. | **Table 2. ABSOLUTE MAXIMUM RATINGS** | Rating | Symbol | Min | Max | |--------------------------------------|------------------|-----------------------------------------|--------------------------------------------------------| | Main Supply Voltage Input (Note 1) | VCC | -0.3 V | 15 V | | Bootstrap Supply Voltage | BST | −0.3 V wrt/SW | 35 V wrt/GND<br>40 V (≤ 50 ns) wrt/GND<br>15 V wrt/ SW | | Switching Node Voltage | SW | –5 V<br>–10 V (≤ 200 ns) | 35 V<br>40 V (≤ 50 ns) | | High Side Driver Output | DRVH | -0.3 V wrt/SW<br>-2 V (≤ 200 ns) wrt/SW | BST+0.3 V | | Low Side Driver Output | DRVL | -0.3 V<br>-5 V (≤ 200 ns) | VCC+0.3 V | | DRVH/DRVL Control Input, Enable Pin | PWM | -0.3 V | 6.5 V | | Ground | GND | 0 V | 0 V | | Storage Temperature Range | T <sub>STG</sub> | −55°C | 150°C | | Operating Junction Temperature Range | TJ | -40°C | 150°C | | Moisture Sensitivity Level | MSL | | 1 | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. #### **Table 3. THERMAL CHARACTERISTICS** | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------------|---------------|-------|------| | Thermal Characteristic, DFN8 (Note 2) Thermal Resistance, Junction–to–Air | $R_{ hetaJA}$ | 55 | °C/W | <sup>2.</sup> Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate. # Table 4. OPERATING RANGES (Note 3) | Rating | Symbol | Min | Max | Unit | |---------------------|----------------|-----|------|------| | Input Voltage | VCC | 4.5 | 13.2 | V | | Ambient Temperature | T <sub>A</sub> | -10 | 125 | °C | <sup>3.</sup> Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. $\textbf{Table 5. ELECTRICAL CHARACTERISTICS (} \textbf{U} \textbf{nless otherwise stated: } -10^{\circ}\text{C} < \text{T}_{A} < +125^{\circ}\text{C}; \ 4.5 \ \text{V} < \text{V}_{CC} < 13.2 \ \text{V}, \\ 4.5 \ \text{V} < \text{BST} - \text{SWN} < 13.2 \ \text{V}, \\ 4.5 \ \text{V} < \text{BST} < 30 \ \text{V}, \\ 0 \ \text{V} < \text{SWN} < 21 \ \text{V})$ | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|-------| | SUPPLY VOLTAGE | · | | | • | • | | VCC Operation Voltage | | 4.5 | | 13.2 | V | | UNDERVOLTAGE LOCKOUT | · | | | | • | | VCC Start Threshold | | 3.8 | 4.35 | 4.5 | V | | VCC UVLO Hysteresis | | 150 | 200 | 250 | mV | | SUPPLY CURRENT | · | | | | • | | Normal Mode | Icc + Ibst, EN = 5 V, PWM = OSC, Fsw = 100 KHz, Cload = 3 nF for DRVH, 3 nF for DRVL | | 10 | | mA | | Standby Current | Icc + Ibst, EN = GND | | 0.5 | 1.4 | mA | | Standby Current | I <sub>CC</sub> + I <sub>BST</sub> , EN = HIGH, PWM = LOW,<br>No loading on DRVH & DRVL | | 2.0 | | mA | | Standby Current | I <sub>CC</sub> + I <sub>BST</sub> , EN = HIGH, PWM = HIGH,<br>No loading on DRVH & DRVL | | 2.0 | | mA | | BOOTSTRAP DIODE | | • | • | • | • | | Forward Voltage | V <sub>CC</sub> = 12 V, forward bias current = 2 mA | 0.1 | 0.4 | 0.6 | V | | PWM INPUT | | | | | | | PWM Input High | | 2.0 | | | V | | PWM Input Low | | | | 0.8 | V | | HIGH SIDE DRIVER (VCC = 12 V) | · | | | | | | Output Impedance, Sourcing Current | VBST – VSW = 12 V | | 1.9 | 3.0 | Ω | | Output Impedance, Sinking Current | VBST – VSW = 12 V | | 1.0 | 1.7 | Ω | | DRVH Rise Time trdrvh | V <sub>VCC</sub> = 12 V, 3 nF load, VBST-VSW = 12 V | | 16 | 30 | ns | | DRVH Fall Time tfdrvh | V <sub>VCC</sub> = 12 V, 3 nF load, VBST-VSW = 12 V | | 11 | 25 | ns | | DRVH Turn-Off Propagation Delay tpdl <sub>DRVH</sub> | C <sub>LOAD</sub> = 3 nF | TBD | 13 | TBD | ns | | DRVH Turn-On Propagation Delay tpdh <sub>DRVH</sub> | C <sub>LOAD</sub> = 3 nF | | | 30 | ns | | DRVH Pull Down Resistance | DRVH to SW, BST-SW = 0 V | | 37.5 | | kΩ | | HIGH SIDE DRIVER (VCC = 5 V) | | | | | | | Output Impedance, Sourcing Current | VBST – VSW = 5 V | | 2.5 | | Ω | | Output Impedance, Sinking Current | VBST – VSW = 5 V | | 1.6 | | Ω | | DRVH Rise Time tr <sub>DRVH</sub> | V <sub>VCC</sub> = 5 V, 3 nF load, VBST – VSW = 5 V | | 30 | | ns | | DRVH Fall Time tf <sub>DRVH</sub> | V <sub>VCC</sub> = 5 V, 3 nF load, VBST – VSW = 5 V | | 27 | | ns | | DRVH Turn-Off Propagation Delay tpdl <sub>DRVH</sub> | C <sub>LOAD</sub> = 3 nF | | TBD | | ns | | DRVH Turn-On Propagation Delay tpdh <sub>DRVH</sub> | C <sub>LOAD</sub> = 3 nF | | 27 | | ns | | SW Pull Down Resistance | SW to PGND | | 37.5 | | kΩ | | LOW SIDE DRIVER (VCC = 12 V) | | | | | | | Output Impedance, Sourcing Current | | | 2.0 | 3.0 | Ω | | Output Impedance, Sinking Current | | | 0.7 | 1.5 | Ω | | DRVL Rise Time tr <sub>DRVL</sub> | C <sub>LOAD</sub> = 3 nF | | 16 | 35 | ns | | DRVL Fall Time tf <sub>DRVL</sub> | C <sub>LOAD</sub> = 3 nF | | 11 | 20 | ns | $\textbf{Table 5. ELECTRICAL CHARACTERISTICS (} \textbf{U} \textbf{nless otherwise stated: } -10^{\circ}\text{C} < \text{T}_{A} < +125^{\circ}\text{C}; 4.5 \text{ V} < \text{V}_{CC} < 13.2 \text{ V}, \\ 4.5 \text{ V} < \text{BST} - \text{SWN} < 13.2 \text{ V}, \\ 4.5 \text{ V} < \text{BST} < 30 \text{ V}, 0 \text{ V} < \text{SWN} < 21 \text{ V})$ | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |------------------------------------------------------|------------------------------------------------------------------------|------|------|------|-------| | LOW SIDE DRIVER (VCC = 12 V) | | • | | • | • | | DRVL Turn-Off Propagation Delay tpdl <sub>DRVL</sub> | C <sub>LOAD</sub> = 3 nF | | 15 | TBD | ns | | DRVL Turn-On Propagation Delay tpdh <sub>DRVL</sub> | C <sub>LOAD</sub> = 3 nF | 8.0 | | 30 | ns | | DRVL Pull Down Resistance | DRVL to PGND, VCC = PGND | | 37.5 | | kΩ | | LOW SIDE DRIVER (VCC = 5 V) | | • | | • | • | | Output Impedance, Sourcing Current | | | 2.5 | | Ω | | Output Impedance, Sinking Current | | | 1.0 | | Ω | | DRVL Rise Time tr <sub>DRVL</sub> | C <sub>LOAD</sub> = 3 nF | | 30 | | ns | | DRVL Fall Time tf <sub>DRVL</sub> | C <sub>LOAD</sub> = 3 nF | | 22 | | ns | | DRVL Turn-Off Propagation Delay tpdl <sub>DRVL</sub> | C <sub>LOAD</sub> = 3 nF | | TBD | | ns | | DRVL Turn-On Propagation Delay tpdh <sub>DRVL</sub> | C <sub>LOAD</sub> = 3 nF | | 12 | | ns | | DRVL Pull Down Resistance | DRVL to PGND, VCC = PGND | | 37.5 | | kΩ | | EN INPUT | | • | | • | • | | Input Voltage High | | 2.0 | | | V | | Input Voltage Low | | | | 1.0 | V | | Hysteresis | | | 500 | | mV | | Normal Mode Bias Current | | -1 | | 1 | μΑ | | Enable Pin Sink Current | | 4 | | 30 | mA | | Propagation Delay Time | PWM = 0 V, EN going from 0 V to EN <sub>HI</sub> to DRVL rising to 10% | | 20 | 40 | ns | | SW Node | | • | - | • | • | | SW Node Leakage Current | | | | TBD | μА | | | • | | | | | Figure 2. Gate Timing Diagram Figure 3. PWM/EN Logic Diagram #### APPLICATIONS INFORMATION The NCP81155 gate driver is a MOSFET driver designed for driving two N-channel MOSFETs in a synchronous buck or buck-boost topology. #### Low-Side Driver The low-side driver is designed to drive a ground referenced low R<sub>DS(on)</sub> N-channel MOSFET. The voltage supply for the low-side driver is internally connected to the VCC and GND pins. #### **High-Side Driver** The high-side driver is designed to drive a floating low $R_{DS(on)}$ N-channel MOSFET. The gate voltage for the high-side driver is developed by a bootstrap circuit referenced to the SW pin. The bootstrap circuit is comprised of the integrated diode and an external bootstrap capacitor. When the NCP81155 is starting up, the SW pin is held at ground, allowing the bootstrap capacitor to charge up to VCC through the bootstrap diode. When the PWM input is driven high, the high–side driver will turn on the high–side MOSFET using the stored charge of the bootstrap capacitor. As the high–side MOSFET turns on, the SW pin rises. When the high–side MOSFET is fully turned on, SW will settle to VIN and BST will settle to VIN + VCC (excluding parasitic ringing). #### **Bootstrap Circuit** The bootstrap circuit relies on an external charge storage capacitor ( $C_{BST}$ ) and an integrated diode to provide current to the high–side driver. A multi–layer ceramic capacitor (MLCC) with a value greater than 100 nF should be used for $C_{BST}$ . #### **Power Supply Decoupling** The NCP81155 can source and sink relatively large currents to the gate pins of the MOSFETs. In order to maintain a constant and stable supply voltage, a low–ESR capacitor should be placed near the VCC and GND pins. A MLCC between 1 $\mu$ F and 4.7 $\mu$ F is typically used. ## **Undervoltage Lockout** DRVH and DRVL are low until VCC reaches the VCC UVLO threshold, typically 4.35 V. Once VCC reaches this threshold, the PWM signal will control DRVH and DRVL. There is a 200 mV hysteresis on VCC UVLO. There are pull–down resistors on DRVH and DRVL to prevent the gates of the MOSFETs from accumulating enough charge to turn on when the driver is powered off. #### **Bi-Directional EN Signal** The Enable pin (EN) is used to disable the DRVH and DRVL outputs to prevent power transfer. When EN is above the EN<sub>HI</sub> threshold, DRVH and DRVL change their states according to the PWM input. A UVLO fault turns on the internal MOSFET that pulls the EN pin towards ground. By connecting EN to the DRON pin of a controller, the controller is alerted when the driver encounters a fault condition. #### **PWM Input** Switching PWM between logic-high and logic-low states will allow the driver to operate in continuous conduction mode as long as VCC is greater than the UVLO threshold and EN is high. The threshold limits are specified in the electrical characteristics table in this datasheet. Refer to Figure 2 for the gate timing diagrams. When PWM is set above PWM<sub>HI</sub>, DRVL will first turn off after a propagation delay of $tpdl_{DRVL}$ . To ensure non–overlap between DRVL and DRVH, there is a delay of $tpdh_{DRVH}$ from the time DRVL falls to 1 V, before DRVH is allowed to turn on. When PWM falls below PWM $_{LO}$ , DRVH will first turn off after a propagation delay of tpdl $_{DRVH}$ . To ensure non–overlap between DRVH and DRVL, there is a delay of tpdh $_{DRVL}$ from the time DRVH – SW falls to 1 V, before DRVL is allowed to turn on. #### **Thermal Considerations** As power in the NCP81155 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. When the NCP81155 has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power applications. The maximum dissipation the NCP81155 can handle is given by: $$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = \frac{[\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}]}{\mathsf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{A}}} \tag{eq. 1}$$ Since $T_J$ is not recommended to exceed 150°C, the NCP81155, soldered on to a 645 mm<sup>2</sup> copper area, using 1 oz. copper and FR4, can dissipate up to 2.3 W when the ambient temperature ( $T_A$ ) is 25°C. The power dissipated by the NCP81155 can be calculated from the following equation: $$P_{D} \approx V_{CC} \times [(n_{HS} \times Qg_{HS} + n_{LS} \times Qg_{LS}) \times f + I_{standby}]$$ (eq. 2 Where $n_{HS}$ and $n_{LS}$ are the number of high-side and low-side FETs, respectively, $Qg_{HS}$ and $Qg_{LS}$ are the gate charges of the high-side and low-side FETs, respectively and f is the switching frequency of the converter. #### PACKAGE DIMENSIONS # **DFN8 3x3, 0.5P**CASE 506BJ \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. **DIMENSION: MILLIMETERS** ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent—Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literat #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your loca Sales Representative