# **AN8100** #### Super High speed Low Power Consumption 6-Bit A/D Converter #### Overview The AN8100 is a 6-bit A/D converter for measurement which uses the high frequency bipolar process to suppress the power consumption. It can operate at the maximum conversion rate 1 GHz. Since it incorporates the D/A converter whose input is directly connected with A/D block, it can construct the 2-step parallel type A/D converter of high resolution. #### Features - 6-bit resolution A/D and D/A converter - A/D block : Maximum conversion rate ; 1 GSPS (min.) Low error rate; 10<sup>-9</sup> tps or lower Output code ; Gray code D/A block: Maximum conversion rate; 1 GSPS (min.) Full-scale current; 20mA #### ■ Application Field - · Measuring equipment such as digital oscilloscope - Radar # #### Block Diagram #### Absolute Maximum Rating $(Ta=25^{\circ}C)$ | Parameter | Symbol | Rating | Unit | |-------------------------------|--------------------------------------------------------------------------|-------------------------|---------------| | Supply voltage | V <sub>EE</sub> /DAV <sub>EE</sub> | -6.0 to +0.5 | V | | Supply current | I <sub>EE</sub> | 1000 | mA | | Analogue input voltage | V <sub>IN</sub> /V <sub>IREF</sub> /DA <sub>BIAS</sub> | V <sub>EE</sub> to +0.5 | V | | Analogue input current | I <sub>IN</sub> | 80 | mA | | Digital output voltage | $V_{\text{CLK}} \overline{V_{\text{CLK}}}$ | -4.7 to +0.5 | V | | Digital output current | I <sub>CLKO</sub> /I <sub>CLKO</sub> /I <sub>DIA</sub> ~I <sub>D6B</sub> | -40 | mA | | Reference input current | I <sub>RT</sub> /I <sub>RB</sub> | +45/-45 | mA | | Reference resistive voltage | V <sub>RB</sub> /V <sub>RT</sub> /V <sub>RM</sub> | $V_{\rm EE}$ to $+0.5$ | V | | Aanlogue output current | Iout | 30 | mA | | Power dissipation | P <sub>D</sub> | 5400* | mW | | Operating ambient temperature | Topr | -25 to +75 | C C | | Storage temperature | $\mathbf{T}_{stg}$ | -55 to +150 | ${\mathbb C}$ | <sup>\*</sup> Under the conditions: Ta=75°C, Aluminium heat sink (16mm×16mm×16mm; four fins), air of 2m/s #### Recommended Operating Conditions $(Ta=25^{\circ}C)$ | Parameter | Symbol | min | typ | max | Unit | |------------------------------|------------------------------------|-----------------|-------|-----------------|------| | Negative supply voltage | V <sub>EE</sub> /DAV <sub>EE</sub> | -5.46 | -5.2 | -4.94 | V | | D - f | V <sub>RT</sub> | | -0.7 | | V | | Reference voltage | V <sub>RB</sub> | | -1.7 | | V | | Analogue input voltage | V <sub>IN</sub> | $V_{RB}$ | 97, — | V <sub>RT</sub> | V | | Digital input valtage | V <sub>IH</sub> | -1.1 | -0.9 | | V. | | Digital input voltage | V <sub>IL</sub> | | 1.7 | -1.5 | v (V | | Reference voltage for D/A | DA <sub>BIAS</sub> | 16, 16 | -3.6 | S | V V | | Reference resistance for D/A | R <sub>IREF</sub> | 10,00 | 1.0 | | kΩ | | Clock input pulse width * | t <sub>H</sub> | 8 . <del></del> | 0.5 | - | ns | <sup>\*</sup> $f_{CLK} = 1GHz$ # ■ Electrical Characteristics $(V_{EE} = -5.2V, Ta = 25 ^{\circ}C)$ | Parameter Symbol Condition | | min | typ | max | Unit | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------|----------------------|-------------|------|-----| | Supply current | I <sub>EE</sub> | Supply current of A/D, D/A converter | -850 | <u>-760</u> | | mA | | Reference current | $I_{RT}$ | $V_{RT} = -0.7V$ | 037 | 10 | 20 | mA | | Reference current | $I_{RB}$ | $V_{RB} = -1.7V$ | -20 | -10 | _ | mA | | Analogue input resistance | R <sub>IN</sub> | Between V <sub>IN</sub> and AGND | 46 | 50 | 54 | Ω | | Clock input resistance | $R_{CLK}$ | Between CLK <sub>IN</sub> and V <sub>TT</sub> | 46 | 50 | 54 | Ω | | Clock input valta | V <sub>IH</sub> | : 10. W. | -1.1 | | -0.7 | V | | Clock input voltage | V <sub>IL</sub> | ist wh | -1.9 | | -1.5 | V | | Disiral and the latest lates | V <sub>OH</sub> | $R_L = 50\Omega$ TO $V_{TT} = -2.0V$ | -1.03 | | | V | | Digital output voltage | V <sub>OL</sub> | The Miles | | — | -1.6 | V | | A/D Block | 8/ | | | | | | | Resolution | RES | | | 6 | | BIT | | Linearity error | E <sub>L</sub> | $V_{IN}=1V_{p-p}$ | | ±0.25 | ±0.5 | LSB | | Differential linearity error | $E_{D}$ | $V_{IN}=1V_{p-p}$ | | ±0.25 | ±0.5 | LSB | | Maximum conversion rate | F <sub>CMAX</sub> | | 1.0 | | _ | GHz | | Analogue input non-saturation ragnge | V <sub>IN</sub> | | V <sub>EE</sub> +2.5 | | 0.3 | V | | Input capacitance *1 | C <sub>IN</sub> | $V_{IN} = -1.2V$ | . — | 7.5 | | pF | <sup>\*1</sup> Design reference value but not guaranteed one \*2 Total harmonics distorsion included #### ■ Electrical Characteristics (cont.) $(V_{EE} = -5.2V, Ta = 25^{\circ}C)$ | Parameter | Symbol | Condition | min | typ | max | Unit | |------------------------------|--------------------------------|---------------------------------------|------------------|-------|-------|------| | Error rate *1 | | $f_{CLK}=1GHz$ , $f_{IN}=400MHz$ , | | | 10.0 | | | Error rate | | 80% FS input, 3 LSB or more | | | 10-9 | tps | | Quantization noise *2 | SINAD | $f_{CLK}=1GHz, f_{IN}=62.5MHz$ | | 34 | | dB | | Quantization noise | SINAD | $f_{CLK}=1GHz$ , $f_{IN}=400MHz^{*1}$ | | 32 | _ | dB | | Input band *1 | BW <sub>F</sub> | -3dB | | 1 | _ | GHz | | A/D output matching *1 | | | | 0.05 | | LSB | | Missing code *1 | | $f_{IN}=400MHz,$ | | | | | | Wilssing Code | | No missing code | | - | | | | Systematic jitter *1 | | | | 10 | _ | ps. | | Clock output delay *1 | τ <sub>c</sub> | | | 1.5 | Æ. | ns | | Digital output delay *1 | $ au_{ ext{d}}$ | | | 0.55 | 0.70 | ns | | D/A Block | | | | 10 | 9 | · | | Resolution | RES | | _ | 106 | | BIT | | Differential linearity error | E <sub>L</sub> | Integral Linearity Error of A/D+D/A | <del></del> {50} | ±0.5 | ±1.0 | LSB | | Differential linearity error | E <sub>D</sub> | Differential Linearity Error | 7 | ±0.5 | ±0.98 | LSB | | Full-scale matching | $I_{FSM}$ | $DA_{BIAS} = -3.6V, I_{OUT} = 20mA$ | | ±0.75 | ±1.0 | % | | Zero-scale output current | I <sub>zs</sub> | $DA_{BIAS} = -3.6V$ | -100 | -20 | | μΑ | | Rise/Fall time *1 | t <sub>r</sub> /t <sub>f</sub> | 10 to 90% of full scale | | 2 | | ns | | Analogue output delay *1 | τ <sub>D/A</sub> | (0) | | 1.2 | | ns | | Maximum conversion rate | F <sub>CMAX</sub> | 91, 91, | 1.0 | | | GHz | <sup>\*1</sup> Design reference value but not guaranteed one \*2 Total harmonics distorsion included #### **■ Timing Chart** ## Output Code | | | 75 500 | | |------|------------------------|-------------------------------|--------------------------| | | | A/D block | D/A block | | Step | Input signal | Digital output<br>(Gray code) | Analogue output | | Step | 1.000VFS 15.625nV STEP | Ach, Bch | Ach, Bch | | | | M L<br>654321 | 50 Ω load resistance (V) | | 00 | -1.700000 | 000000 | -0.000000 | | 01 | −1.684375 | 000001 | -0.015625 | | | | • | • | | 31 | -1.215625 | 010000 | -0.484375 | | 32 | -1.200000 | 110000 | -0.500000 | | 33 | -1.184375 | 110001 | -0.515625 | | • | | | | | 62 | -0.715625 | 100001 | -0.984375 | | 63 | -0.700000 | 100000 | -1.000000 | ## ■ Pin Descriptions | Pin No. | Symbol | Pin name | Standard waveform | Voltage level | Description | |----------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 43 | $V_{\rm IN}$ | Analogue input | | -0.7~-1.7V | It is an input pin of analogue signal for A/D conversion circuit. $50\Omega$ resistance is used to connect AGND and $V_{\rm IN}$ | | 19, 42<br>44 | AGND | Analogue ground | | ov | Connect AGND and DGND with the possible lowest impedance at one point as near as possible to the chip. | | 13, 24<br>38, 48 | V <sub>EE</sub> | Negative power supply pin | ognige de | -5.2V | Connect tantalum capacitor of several $\mu F$ and ceramic capacitor of $0.1 \mu F$ as near as possible to this pin between this pin and AGND or DGND. | | 20<br>21<br>22<br>23<br>47 | VTRTS VRT VRB VRBS VRM | Sense pin Reference voltage high level Reference voltage low level Sense pin Reference voltage middle point level | Olgue High | -0.7V<br>-0.7V<br>-1.7V<br>-1.7V<br>-1.2V | It is used to set the reference voltage for comparator. Normally, $V_{RT}$ is given $-0.7V$ and $V_{RB}$ is given $-1.7V$ . Connect tantalum capacitor of several $\mu$ F and ceramic capacitor of $0.1\mu\text{F}$ in parallel between each pin and analogue ground. $V_{RM}$ is provided for linearity conpemsation which gives middle point potential between $V_{RT}$ and $V_{RB}$ . However, it is normally opened. | | 1, 12<br>18, 25<br>36, 37 | DGND | Digital ground | 3/19 | ov | Connect AGND and DGND with the possible lowest impedance at one point as near as possible to the chip. | | 2, 11<br>26, 35 | DGND <sub>o</sub> | Digital ground for output | 0/600 / | 0V | It is a ground pin for digital output. | | 14<br>16 | CLK <sub>1</sub> | Clock input | Refer to the timing chart | ECL<br>ECL | It is a clock for sampling. Each of these pins is connected with $V_{TT}$ pin through resistor of $50\Omega$ . | | 9<br>10<br>27<br>28 | CLK <sub>OA</sub><br>CLK <sub>OB</sub><br>CLK <sub>OB</sub> | Clock output | | ECL | It is a clock output pin of ECL level.ith this signal, the digital output of A or Bch can be latched. | ## ■ Pin Descriptions (cont.) | Pin No. | Symbol | Pin name | Standard waveform | Voltage level | Description | |----------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | V <sub>TT</sub> | Negative power supply pin for clock signal termination | | -2.0V | | | 3<br>4<br>5 | D1A<br>D2A<br>D3A | Ach. digital output (LSB) Ach. digital output | D.C. A. A. | | | | 6<br>7<br>8 | D3A<br>D4A<br>D5A<br>D6A | Ach. digital output Ach. digital output Ach. digital output Ach. digital output Ach. digital output (MSB) | Refer to the timing chart | ECL | It is an output pin of ECL level. | | 29<br>30<br>31<br>32<br>33<br>34 | D6B<br>D5B<br>D4B<br>D3B<br>D2B<br>D1B | Bch. digital output (MSB) Bch. digital output (LSB) | Refer to the timing chart | ECL | It is an output pin of ECL level. | | 17, 40 | $\mathrm{DAV}_{\mathtt{BE}}$ | Negative power supply for D/A | 0, | -5.2V | Connect tatalum capacitor of several $\mu F$ and ceramic capacitor of $0.1\mu F$ in parallel between this pin and analogue ground. Set the voltage same as negative power supply pin $V_{EE}$ . | | 46<br>39 | DA <sub>OUTA</sub><br>DA <sub>OUTB</sub> | Ach. analogue output pin, Bch. analogue output pin | | 0~20mA<br>0~20mA | It should be connected to AGND through load resistance of 50 $\Omega$ . It should be connected to AGND through load resistance of 50 $\Omega$ . | | 41 | DA <sub>BIAS</sub> | Reference voltage pin for D/A | | -3.6V | Connect tatalum capacitor of several $\mu F$ and ceramic capacitor of $0.1\mu F$ in parallel between this pin and analogue ground. | | 45 | $I_{REF}$ | Reference current input pin for D/A | | Willia L | It should be connected to AGND through $1k\Omega$ . | # Request for your special attention and precautions in using the technical information and semiconductors described in this book - (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed. - (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book. - (3) The products described in this book are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances). - Consult our sales staff in advance for information on the following applications: - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body. - · Any applications other than the standard applications intended. - (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements. - (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment. - Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products. - (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages. - (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company. 20080805