# AMD Alchemy<sup>TM</sup> Au1000<sup>TM</sup> Processor Data Book September 2005 **Publication ID: 30360D** #### © 2005 Advanced Micro Devices, Inc. All rights reserved. The contents of this document are provided in connection with Advanced Micro Devices, Inc. ("AMD") products. AMD makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in AMD's Standard Terms and Conditions of Sale, AMD assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. AMD's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of AMD's product could create a situation where personal injury, death, or severe property or environmental damage may occur. AMD reserves the right to discontinue or make changes to its products at any time without notice. #### **Trademarks** AMD, the AMD Arrow logo, AMD Alchemy, and combinations thereof, and Au1000 are trademarks of Advanced Micro Devices, Inc. MIPS32 is a trademark of MIPS Technologies. Microsoft and Windows are registered trademarks of Microsoft Corporation in the United States and/or other jurisdictions. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies. # Contents | List | of Fig | gures | 5 | |------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----| | List | of Tai | ables | 7 | | 1.0 | <b>Ove</b> 1.1 1.2 | erview | 11 | | 2.0 | 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9 | Core Caches Write Buffer Virtual Memory Exceptions MIPS32™ Instruction Set Coprocessor 0 System Bus EJTAG | | | 3.0 | <b>Men</b><br>3.1<br>3.2 | mory Controllers | 44 | | 4.0 | <b>DM</b> 4.1 4.2 4.3 | DMA Configuration Registers Using GPIO as External DMA Requests (DMA_REQn) Programming Considerations | 73 | | 5.0 | 5.1<br>5.2<br>5.3<br>5.4 | Interrupt Controller Interrupt Controller Sources Register Definitions Hardware Considerations Programming Considerations | | | 6.0 | Peri<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5 | AC97 Controller USB Host Controller USB Device Controller IrDA Ethernet MAC Controller | | | AMI | | 30360D Con | tents | |------|--------------|-------------------------------------------------|-------| | | 6.6<br>6.7 | I2S Controller | | | | 6.8 | SSI Interfaces | | | 7.0 | Syst | em Control | | | | 7.1 | Clocks | | | | 7.2 | Time of Year Clock and Real Time Clock | | | | 7.3 | General Purpose I/O and Pin Functionality | | | | 7.4 | Power Management | . 188 | | 8.0 | Pow | er-up, Reset and Boot | | | | 8.1 | Power-up Sequence | | | | 8.2 | Reset | | | | 8.3 | Boot | . 198 | | 9.0 | EJT | AG | 200 | | | 9.1 | EJTAG Instructions | | | | 9.2 | Debug Exceptions | | | | 9.3 | Coprocessor 0 Registers | | | | 9.4 | EJTAG Memory Range | . 203 | | 10.0 | Sign | nal Descriptions | 216 | | 11.0 | Elec | trical and Thermal Specifications | 234 | | | 11.1 | Absolute Maximum Ratings | . 234 | | | 11.2 | Thermal Characteristics | | | | 11.3 | DC Parameters | | | | 11.4 | AC Parameters | | | | 11.5 | Power-up and Reset Timing | | | | 11.6<br>11.7 | External Clock Specifications | | | | 11.8 | Crystal Specifications | | | | _ | System Design Considerations | | | 12.0 | Dack | kaging, Pin Assignment and Ordering Information | 256 | | 12.0 | 12.1 | Mechanical Package | | | | 12.1 | Pin Assignments | | | | 12.3 | Ordering Information | | | Anne | endix | A Support Documentation | 271 | | whhe | A.1 | Memory Map | | | | A.2 | Databook Notations | | | | A.3 | Data Book Revision History | | | | | • | | # List of Figures | Figure 1-1. | Au1000™ Processor Block Diagram | | |--------------|-----------------------------------------------------------|-----| | Figure 2-1. | Au1 Core Diagram | | | Figure 2-2. | Cache Organization | | | Figure 2-3. | Au1 Write Buffer | | | Figure 2-4. | System Bus Arbitration | | | Figure 3-1. | SDRAM Typical Read Timing | 50 | | Figure 3-2. | SDRAM Typical Write Timing | 51 | | Figure 3-3. | SDRAM Refresh Timing | | | Figure 3-4. | Static Memory Read Timing (Single Read Followed by Burst) | 61 | | Figure 3-5. | Static Memory Read EWAIT# Timing | 61 | | Figure 3-6. | Static Memory Write Timing | | | Figure 3-7. | Static Memory Write EWAIT# Timing | 62 | | Figure 3-8. | One Card PCMCIA Interface | 64 | | Figure 3-9. | Two Card PCMCIA Interface | 65 | | Figure 3-10. | PCMCIA Memory Read Timing | 66 | | Figure 3-11. | PCMCIA Memory Read PWAIT# Timing | 66 | | Figure 3-12. | PCMCIA Memory Write Timing | 67 | | Figure 3-13. | PCMCIA Memory Write PWAIT# Timing | 67 | | Figure 3-14. | PCMCIA I/O Read Timing | | | Figure 3-15. | PCMCIA I/O Read PWAIT# Timing | 68 | | Figure 3-16. | PCMCIA I/O Write Timing | | | Figure 3-17. | PCMCIA I/O Write PWAIT# Timing | 68 | | Figure 3-18. | LCD Controller Timing | 70 | | Figure 3-19. | LCD Read LWAIT# Timing | 70 | | Figure 3-20. | LCD Write LWAIT# Timing | 70 | | Figure 3-21. | 16-Bit Chip Select Little-Endian Data Format (Default) | 71 | | Figure 3-22. | Big-Endian Au1 Core and Little-Endian 16-Bit Chip Select | 72 | | Figure 3-23. | Big-Endian Au1 Core and Big-Endian 16-Bit Chip Select | 72 | | Figure 5-1. | Interrupt Controller Logic | | | Figure 6-1. | Endpoint Configuration Data Structure | | | Figure 6-2. | Transmit Ring Buffer Entry Format | | | Figure 6-3. | Receive Ring Buffer Entry Format | | | Figure 6-4. | Typical Write Transaction Timing | | | Figure 6-5. | Typical Read Transaction Timing | | | Figure 7-1. | Clocking Topology | | | Figure 7-2. | Frequency Generator and Clock Source Block Diagram | | | Figure 7-3. | Frequency Generator and Clock Source Mapping | | | Figure 7-4. | TOY and RTC Block Diagram | | | Figure 7-5. | GPIO Logic Diagram | | | Figure 7-6. | Sleep and Idle Flow Diagram | | | Figure 7-7. | Sleep Sequence | | | Figure 8-1. | Power-up Sequence | | | Figure 8-2. | Hardware Reset Sequence | | | Figure 8-3. | Runtime Reset Sequence | | | Figure 10-1. | Au1000™ Processor External Signals | 217 | | AMD | 30360D | List of Figures | |---------------|------------------------------------------------------|-----------------| | Figure 11-1. | Voltage Undershoot Tolerances for Input and I/O Pins | 235 | | Figure 11-2. | Voltage Overshoot Tolerances for Input and I/O Pins | 235 | | Figure 11-3. | SDRAM Timing | | | Figure 11-4. | Static RAM, I/O Device and Flash Timing | | | Figure 11-5. | PCMCIA Host Adapter Timing | | | Figure 11-6. | LCD Interface Timing | 242 | | Figure 11-7. | GPIO Interrupt Timing | 243 | | Figure 11-8. | Ethernet MII Timing Diagram | 244 | | Figure 11-9. | I2S Timing Diagram | 245 | | Figure 11-10. | AC-Link Timing Diagram | 246 | | Figure 11-11. | SSI Timing Diagram | 247 | | Figure 11-12. | EJTAG Timing Diagram | 248 | | Figure 11-13. | Power-up Sequence | 249 | | Figure 11-14. | Hardware Reset Sequence | | | Figure 11-15. | Runtime Reset Sequence | | | Figure 12-1. | Package Dimensions | | | Figure 12-2. | Connection Diagram — Top View | | # List of Tables | Table 2-1. | Cache Line Allocation Behavior | 16 | |-------------|-------------------------------------------------------------|-----| | Table 2-2. | Cache Operations | | | Table 2-3. | Cache Coherency Attributes (CCA) | | | Table 2-4. | Values for Page Size and PageMask Register | 24 | | Table 2-5. | Cause[ExcCode] Encodings | 25 | | Table 2-6. | CPU Interrupt Sources | 26 | | Table 2-7. | Coprocessor 0 Register Definitions | 28 | | Table 3-1. | Memory Controller Block Base Address | 43 | | Table 3-2. | SDRAM Configuration Registers | 45 | | Table 3-3. | SDRAM Signals | 52 | | Table 3-4. | Static Bus Controller Configuration Registers | 53 | | Table 3-5. | Device Type Encoding | 55 | | Table 3-6. | Burst Size Mapping | | | Table 3-7. | Actual Number of Clocks for Timing Parameters (Except Tcsh) | 56 | | Table 3-8. | Actual Number of Clocks for Tcsh | | | Table 3-9. | Static RAM, I/O Device and Flash Control Signals | 60 | | Table 3-10. | PCMCIA Memory Mapping | 63 | | Table 3-11. | PCMCIA Interface Signals | 63 | | Table 3-12. | LCD Controller Interface Signals | 69 | | Table 4-1. | DMA Channel Base Addresses | 73 | | Table 4-2. | DMA Channel Configuration Registers | 74 | | Table 4-3. | Peripheral Addresses and Selectors | | | Table 5-1. | Interrupt Controller Connections to the CPU | 81 | | Table 5-2. | Interrupt Sources | 82 | | Table 5-3. | Interrupt Controller Base Addresses | 83 | | Table 5-4. | Interrupt Controller Registers | 84 | | Table 5-5. | Interrupt Configuration Register Function | 86 | | Table 6-1. | AC97 Base Address | 88 | | Table 6-2. | AC97 Registers | 88 | | Table 6-3. | AC-Link Signals | 92 | | Table 6-4. | USB Host Base Address | 94 | | Table 6-5. | USB Host Signals | 95 | | Table 6-6. | USB Device Base Address | 96 | | Table 6-7. | USB Device Register Block | 96 | | Table 6-8. | Endpoint Configuration Field Descriptions | 99 | | Table 6-9. | Example Endpoint Configuration Data Block | 100 | | Table 6-10. | USB Device Signals | 107 | | Table 6-11. | IrDA Modes Supported | 108 | | Table 6-12. | IrDA Base Address | 108 | | Table 6-13. | IrDA Registers | 108 | | Table 6-14. | IrDA Hardware Connections | 116 | | Table 6-15. | IrDA PHY Configuration Table | 117 | | Table 6-16. | Fast Infrared Mode (FIR) | 117 | | Table 6-17. | Medium Infrared Mode (MIR) | | | Table 6-18. | Slow Infrared Mode (SIR) | 119 | | AMD | 30360D | | |-----|--------|--| |-----|--------|--| | Table 6-19. | Transmit Ring Buffer Entry Format Description | . 120 | |--------------|-----------------------------------------------|-------| | Table 6-20. | Receive Ring Buffer Entry Format Description | . 121 | | Table 6-21. | Ethernet Base Addresses | | | Table 6-22. | MAC Configuration Register Descriptions | . 124 | | Table 6-23. | MAC DMA Entries | | | Table 6-24. | MAC DMA Receive Entry Registers | . 134 | | Table 6-25. | MAC DMA Transmit Entry Registers | . 134 | | Table 6-26. | MAC DMA Block Indexed Address Bit Definitions | . 135 | | Table 6-27. | Ethernet Signals | | | Table 6-28. | I <sup>2</sup> S Base Address | | | Table 6-29. | I2S Interface Register Block | | | Table 6-30. | I2S Signals | | | Table 6-31. | UART Register Base Addresses | | | Table 6-32. | UART Registers | | | Table 6-33. | Interrupt Cause Encoding | | | Table 6-34. | UART Signals | | | Table 6-35. | SSI Base Addresses | | | Table 6-36. | SSI Registers | | | Table 6-37. | SSI Signals | | | Table 7-1. | System Control Block Base Address | | | Table 7-2. | Clock Generation Registers | | | Table 7-3. | Clock Mux Input Select Values | | | Table 7-4. | Programmable Counter Registers | | | Table 7-5. | GPIO Control Registers | | | Table 7-6. | Peripheral Power Management | | | Table 7-7. | Power Management Registers | | | Table 8-1. | ROMSEL and ROMSIZE Boot Device | | | Table 9-1. | Coprocessor 0 registers for EJTAG | | | Table 9-2. | EJTAG Memory Mapped Registers at 0x_FF30_0000 | | | Table 9-3. | EJTAG Instruction Register Values | | | Table 9-4. | EJTAG Signals | | | Table 10-2. | Signal State Abbreviations for Table 10-3 | | | Table 10-1. | Signal Type Abbreviations for Table 10-3 | | | Table 10-3. | Signal Descriptions | | | Table 11-1. | Absolute Maximum Ratings | | | Table 11-2. | Thermal Characteristics | | | Table 11-3. | DC Parameters | | | Table 11-4. | Voltage and Power Parameters for 266 MHz Part | | | Table 11-5. | Voltage and Power Parameters for 400 MHz Part | | | Table 11-6. | Voltage and Power Parameters for 500 MHz Part | | | Table 11-7. | SDRAM Controller Interface | | | Table 11-8. | Static RAM, I/O Device and Flash Timing | | | Table 11-9. | PCMCIA Timing | | | Table 11-10. | LCD Timing | | | Table 11-11. | GPIO Timing for Interrupts | | | Table 11-12. | Ethernet MII Timing | | | Table 11-13. | I2S Interface Timing | | | Table 11-14. | AC-Link Interface Timing | | | Table 11-15. | Synchronous Serial Interface Timing | | | Table 11-16. | EJTAG Interface Timing | | | Table 11-17. | Power-up Timing Parameters | | | Table 11-18. | Hardware Reset Timing Parameters | | | Table 11-19. | Runtime Reset Timing Parameters | | | Table 11-20. | External Clock EXTCLK[1:0] Specifications | | | Table 11-21. | 12 MHz Crystal Specification | . ∠ეპ | List of Tables | List of Tables | 30360 | D AMDLI | |----------------|----------------------------------------------------------|---------| | Table 11-22. | 32.768 kHz Crystal Specification | | | Table 12-1. | Pin Assignment — Sorted by Pin Number | 261 | | Table 12-2. | Pin Assignment — Sorted Alphabetically by Default Signal | 265 | | Table 12-3. | Pin Assignment — Alternate Signals Sorted Alphabetically | 268 | | Table A-1. | Basic Au1000™ Processor Physical Memory Map | 271 | | Table A-2. | System Bus Devices Physical Memory Map | 271 | | Table A-3. | Peripheral Bus Devices Physical Memory Map | 272 | | Table A-4. | Device Memory Map | 273 | | Table A-5. | Revision History | 279 | | Table A-6. | Edits to Current Revision | 279 | 30360D **AMD** # Overview The Au1000™ processor is a high performance, low power system-on-a-chip (SOC) designed for use in the Internet edge device market. These devices are customer premise equipment (CPE) products, including both wireless, handheld enterprise PDAs and remote Internet access products, as well as Internet infrastructure products such as routers and line cards. Overview # 1.1 Product Description The Au1000™ processor is a complete SOC based on the MIPS32™ instruction set. Designed for maximum performance at low power, the processor runs up to 500 MHz. Power dissipation is less than a half watt for the 400 MHz version. Highly integrated with on-chip memory controllers and Internet access peripherals, the Au1000 processor runs a variety of operating systems, including Windows® CE, Linux and VxWorks. Moreover, the integration of peripherals with the unique, high performance, MIPS-compatible core provides low system cost, small form factor, low system power requirement, simple designs at multiple performance points and thus, short design cycles. Figure 1-1. Au1000™ Processor Block Diagram 30360D Overview # 1.2 Features #### **High Speed MIPS CPU Core** - 266, 400, or 500 MHz - MIPS32 instruction set 32-bit architecture - 16 KB instruction and 16 KB data caches - High speed multiply-accumulate (MAC) and divide unit - 1.5V core @ 266 MHz and 400 MHz 1.8V core @ 500 MHz - 3.3V I/O # **Highly-Integrated System Peripherals** - GPIO (32 total, 5 dedicated for system use) - Two 10/100 Ethernet MAC controllers - USB 1.1 device and host controllers - Four UARTs - IrDA controller - AC97 controller - I<sup>2</sup>S controller - Two SSI controllers - PCMCIA interface #### **High-Bandwidth Memory Buses** - 100 MHz SDRAM controller (@ 400 MHz) - SRAM/Flash EPROM controller #### **Caches** - 16 KB non-blocking data cache - 16 KB instruction cache - Instruction and data caches are 4-way set associative - Write-back with read-allocate - Cache Management Features: - Programmable allocation policy - Line locking - Prefetch instructions (instruction and data) - High speed access to on-chip buses #### **Core MicroArchitecture Highlights** - Pipeline - Scalar 5-stage pipeline - Load/store adder in I-stage (instr decode) - Scalar branch techniques optimized: Pipelined register file access in fetch stage - Zero penalty branch - Multiply-Accumulate (MAC) and Divide Unit - Max issue rate of one 32x16 MAC per clock - Max issue rate of one 32x32 MAC per every other clock - Operates in parallel to CPU pipeline - Executes all integer multiply and divide instructions - 32 x 16-bit MAC hardware #### MMU - Instruction and data watch registers for software breakpoints - Separate interrupt exception vector - TLB Features: - 32 dual-entry fully-associative - Variable page sizes: 4 KB to 16 MB - 4-entry ITB ## **Low System Power** - Core / Power - 266 MHz / < 300 mW</li>400 MHZ / 500 mW500 MHz / 900 mW - Power-Saving Modes: - Idle - Sleep - Pseudo-static design to 0 Hz # **Package** ■ 324 BGA, 23 mm x 23 mm #### **Operating System Support** - Microsoft® Windows® CE - Linux - VxWorks #### **Development Tool Support** - Complete MIPS32<sup>™</sup> Compatible Tool Set - Numerous 3rd-Party Compilers, Assemblers and Debuggers The Au1000 CPU core is a unique implementation of the MIPS32 instruction set architecture (ISA) designed for high frequency and low power. This chapter provides information on the implementation details of this MIPS32 compliant core. The full description of the MIPS32 architecture is provided in the "MIPS32<sup>TM</sup> Architecture For Programmers" documentation, available from MIPS Technologies, Inc. The information contained in this chapter supplements the MIPS32 architecture documentation. #### **2.1** Core The Au1000 CPU core (Au1) is a high performance, low power implementation of the MIPS32 architecture. Figure 2-1 shows a block diagram of the core. The Au1 core contains a five-stage pipeline. All stages complete in a single cycle when data is present. All pipeline hazards and dependencies are enforced by hardware interlocks so that any sequence of instructions is guaranteed to execute correctly. Therefore, it is not necessary to pad legacy MIPS hazards (such as load delay slots and coprocessor accesses) with NOPs. The general purpose register file has two read ports and one write port. The write port is shared with data cache loads and the pipeline Writeback stage. Figure 2-1. Au1 Core Diagram #### 2.1.1 Fetch Stage The Fetch stage retrieves the next instruction from the instruction cache, where it is passed to the Decode stage. If the instruction is not present in the instruction cache, then the fetch address is forwarded to the virtual memory unit in order to fulfill the request. Instruction fetch stalls until the next instruction is available. #### 2.1.2 Decode Stage The Decode stage prepares the pipeline for executing the instruction. In the Decode stage, the following occur in parallel: - The instruction is decoded. - · Control for the instruction is generated. - · Register data is read. - · The branch target address is generated. - · The load/store address is generated. Instructions stall in the Decode stage if dependent data or resources are not yet available. At the end of the Decode stage a new program counter value is sent to the Fetch stage for the next instruction fetch cycle. #### 2.1.3 Execute Stage In the Execute stage, instructions that do not access memory are processed in hardware (shifters, adders, logical, comparators, etc.). Most instructions complete in a single cycle, but a few require multiple cycles (CLO, CLZ, MUL). The virtual address calculation begins in the Decode stage so that physical address calculation can complete in the Execute stage, in time to initiate the access to the data cache in the Execute stage. If the physical address misses in the TLB, a TLB exception is posted. Multiplies and divides are forwarded to the Multiply Accumulate unit. These instructions require multiple cycles to execute and operate mostly independent of the main five-stage pipeline. All exception conditions (arithmetic, TLB, interrupt, etc.) are posted by the end of the Execute stage so that exceptions can be signalled in the Cache stage. #### 2.1.4 Cache Stage In the Cache stage, load and store accesses complete. Loads that hit in the data cache obtain the data in the Cache stage. If a load misses in the data cache, or is to a non-cacheable location, then the request is sent to the system bus to be fulfilled. Load data is forwarded to dependent instructions in the pipeline. Stores that hit in the data cache are written into the cache array. If a store misses in the data cache, or is to a non-cacheable location, then the store is sent to the write buffer. If any exceptions are posted, an exception is signaled and the Au1 core is directed to fetch instructions at the appropriate exception vector address. # 2.1.5 Writeback Stage In the Writeback stage, results are posted to the general purpose register file, and forwarded to other stages as needed. # 2.1.6 Multiply Accumulate Unit The Multiply Accumulate unit (MAC) executes all multiply and divide instructions. The MAC is composed of a 32x16 bit pipelined array multiplier that supports early out detection, divide block, and the HI and LO registers used in calculations. The MAC operates in parallel with the main five-stage pipeline. Instructions in the main pipeline that do not have dependencies on the MAC calculations execute simultaneously with instructions in the MAC unit. A multiply calculation of 16x16 or 32x16 bits can complete in one cycle. The 32x16 bit multiply must have the sign-extended 16-bit value in register operand rt of the instruction. 32x32 bit multiplies may be started every other CPU cycle. The 32x32 multiplies will complete in two cycles if the results are written to the general purpose registers. If the results are written to the HI/LO registers then three cycles are required for 16x16 and 32x16 bits multiplies. 32x32 bit multiplies that use HI/LO will complete in 4 cycles. Divide instructions complete in a maximum of 35 cycles. #### 2.2 Caches The Au1 core contains independent, on-chip 16 KB instruction and data caches. As shown in Figure 2-2, each cache contains 128 sets and is four-way set associative with 32 bytes per way (cache line). Figure 2-2. Cache Organization A cache line is tagged with a 20-bit physical address, a lock bit, and a valid bit. Data cache lines also include coherency and dirty status bits. The physical address tag contains bits 31:12 of the physical address; as such, physical addresses in which bits 35:32 are non-zero must be mapped non-cacheable. #### **Cache Line State** | Bit 3 | 1 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|----|----|----|----|----|----|------|------|------|------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | | | | | | | | Ph | ysic | al A | ddre | ss T | ag | | | | | | | | | | | | | | | | D | S | L | V | A cache line address is always 32-byte aligned. The cache is indexed with the lower, untranslated bits (bits 11:5) of the virtual address, allowing the virtual-to-physical address translation and the cache access to occur in parallel. #### **Cache Address Decode** | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|----|----|----|----|----|----|------|-------|------|------|-----|------|----|----|----|----|----|----|----|----|----|-----|-----|-----|---|---|---|------|------|------|---| | | | | | | | | | Virt | ual/F | Phys | ical | Add | ress | | | | | | | | | | Set | Sel | ect | | | | Byte | e Se | lect | | #### 2.2.1 Cache Line Replacement Policy In general, the caches implement a least recently used (LRU) replacement policy. Each cache set maintains true LRU status bits (MRU, nMRU and LRU) to determine which cache line is selected for replacement. However, software can influence which cache line is replaced by marking memory pages as *streaming*, or by *locking* lines in the cache. #### 2.2.2 Cache Line Locking Support The **CACHE** instruction is used to lock individual lines in the cache. A locked line is not subject to replacement. All four lines in a set can not be locked at once; at least one line is always available for replacement. To *unlock* individual cache lines use the **CACHE** instruction with a 'hit invalidate' command opcode. See Section 2.2.5 "Cache Management" on page 17 for further discussion of the **CACHE** instruction. #### 2.2.3 Cache Streaming Support Streaming is typically characterized as the processing of a large amount of transient instructions and/or data. In traditional cache implementations (without explicit support for streaming), transient instructions and/or data quickly displace useful, recently used items in the cache. This yields poor utilization of the cache and results in poor system performance. The Au1 caches explicitly support streaming by placing instructions and/or data marked as streaming into way 0 of the cache. This method ensures that streaming does not purge the cache(s) of useful, recently used items, while permitting transient instructions and/or data to be cached. The CCA bits in the TLB entry indicate if a page contains streaming instructions and/or data. In addition, the **PREF** instruction is available to software to allow data to be placed in the data cache in advance of its use. #### 2.2.4 Cache Line Allocation Behavior When an instruction fetch misses in the instruction cache, or a data load misses in the data cache, a burst fill operation is performed to fill the cache line from memory. The cache line is selected by the following algorithm: ``` MRU is most recently used nMRU is next most recently used nLRU is next least recently used LRU is least recently used Cache Miss: if (Streaming CCA=6) then Replacement = 0, else if (LRU is !Valid or !Locked) then Replacement = LRU else if (nLRU is !Valid or !Locked) then Replacement = nLRU else if (nMRU is !Valid or !Locked) then Replacement = nMRU else Replacement = MRU Cache Hit: new MRU = Hit Way ``` In short, the LRU selection is true LRU but with the following priorities: - 1) Streaming: cache misses are forced to way 0. - Locking: cache misses follow policy above and set Lock bit. - 3) Normal: true LRU replacement. Table 2-1 summarizes cache line allocation for misses, as well as cache hit behavior. The table also shows how prefetching and cache locking affect the cache for hits and misses. Table 2-1. Cache Line Allocation Behavior | Operation | Hit | Miss | |-----------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------| | NORMAL | | | | Data load, Instruction fetch | Read data from whichever cache line contains the address. | Allocate and fill cache line; clear Lock bit; return read data. | | Data store | Write data to whichever cache line contains the address. | Send to the write buffer. | | STREAMING (CCA = 6) | | | | Data load, Instruction fetch | Read data from whichever cache line contains the address. | Allocate and fill cache line in Way 0; maintain Lock bit; return read data. | | Data store | Write data to whichever cache line contains the address. | Send to the write buffer. | | PREF (data prefetch instruction with 0x4 hint) | No action taken—data remains in current cache line. | Allocate and fill cache line in Way 0; maintain Lock bit. | | LOCKING | | | | CACHE 0x1D/0x1C (cache management instruction with Lock opcode) | Set Lock bit in whichever cache line contains the address. | Allocate and fill cache line; set Lock bit. | # 2.2.5 Cache Management The caches are managed with the **CACHE** instruction. The effect of the **CACHE** instruction is immediately visible to subsequent data accesses. Table 2-2 shows the cache operations, including the opcode to direct the operation to either the instruction cache or data cache. (An "n/a" indicates that the operation is not applicable.) **Table 2-2. Cache Operations** | Operation | CACHE[2018]<br>Encoding | Opcode for<br>Instruction Cache | Opcode for<br>Data Cache | |------------------------------|-------------------------|---------------------------------|--------------------------| | Index Invalidate | 000 | 0x00 | 0x01 (with writeback) | | Index Load Tag | 001 | 0x04 | 0x05 | | Index Store Tag | 010 | 0x08 | 0x09 | | Hit Invalidate | 100 | 0x10 | 0x11 | | Fill | 101 | 0x14 | n/a | | Hit Writeback and Invalidate | 101 | n/a | 0x15 | | Hit Writeback | 110 | n/a | 0x19 | | Fetch and Lock | 111 | 0x1C | 0x1D | These cache operations permit initialization, locking/unlocking and management of the caches. # 2.2.6 Cache Coherency Attributes (CCA) The cache coherency attributes (CCA) field in Config0[K0] and in the TLB determine the cache-ability of accesses to memory. Cached accesses are performed critical-word-first to improve performance. The Au1 implements the following: Table 2-3. Cache Coherency Attributes (CCA) | CCA | CCA<br>(3 Bits) | Description | |------|-----------------|----------------------------------------------------------------------------------------------------------------------------------| | 0, 1 | 00x | Reserved (undefined). | | 2 | 010 | Uncached, non-mergeable, non-gatherable. | | | | Required by the MIPS32 architecture. In addition, data is not merged within the write buffer to achieve a truly uncached effect. | | 3 | 011 | Cached, mergeable, gatherable. | | 4 | 100 | Reserved (undefined). | | 5 | 101 | Cached, mergeable, gatherable. | | 6 | 110 | Cached, mergeable, gatherable, streaming. | | | | Instructions and/or data are placed into way 0. | | 7 | 111 | Uncached, mergeable, gatherable. | | | | Even though data is not cached, data stores sent to the write buffer are subject to merging and gathering in the write buffer. | #### 2.2.7 Instruction Cache The instruction cache is a 16 KB, four-way set associative cache. The instruction cache services instruction fetch requests from the Fetch stage of the pipeline. An instruction cache line state consists of a 20-bit physical address tag, a lock bit (L) and a valid bit (V). #### **Instruction Cache line state** ``` Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Physical Address Tag ``` # 2.2.7.1 Instruction Cache Initialization and Invalidation Out of reset, all instruction cache lines are invalidated; thus the instruction cache is ready for use. To invalidate the instruction cache in software, a loop of index invalidate **CACHE** instructions for each of the lines in the cache invalidates the cache. ``` li t0,(16*1024) # Cache size li t1,32 # Line size li t2,0x80000000 # First KSEGO address addu t3,t0,t2 # terminate address of loop loop: cache 0,0(t2) # Icache indexed invalidate tag addu t2,t1 # compute next address bne t2,t3,loop nop ``` #### 2.2.7.2 Instruction Cache Line Fills If an instruction fetch address hits in the instruction cache, the instruction word is returned to the Fetch stage. If the fetch address misses in the cache, and the address is cacheable, then the instruction cache performs a burst transfer from the memory subsystem to fill a cache line, and returns the instruction word to the Fetch stage. The instruction cache line is selected by the replacement policy described in Section 2.2.1 "Cache Line Replacement Policy" on page 15. # 2.2.7.3 Instruction Cache Coherency The instruction cache does not maintain coherency with the data cache. Coherency between the instruction cache and the data cache is the responsibility of software. However, the data cache snoops during instruction cache line fills. Maintaining coherency is important when loading programs into memory, creating exception vector tables, or for self-modifying code. In these circumstances, memory is updated with new instructions using store instructions which places the new instructions in the data cache, but not in the instruction cache (thus the instruction cache may contain old instructions). To maintain coherency, software must use the **CACHE** instruction to invalidate the modified range of program addresses in the instruction cache. Because the data cache snoops during instruction cache line fills, it is not necessary to writeback the data cache prior to invalidating the instruction cache. An instruction fetch to the newly loaded/modified program correctly fetches the new instructions. #### 2.2.7.4 Instruction Cache Control The cache-ability of instructions is controlled by three mechanisms: - Config0[K0] field - · The CCA bits in the TLB - The CACHE instruction The Config0[K0] field contains a cache coherency attribute (CCA) setting to control the cache-ability of KSEG0 region. At reset, this field defaults to CCA=3 (cacheable). The CCA bits in the TLB entry control the cache-ability of the KUSEG, KSEG2, and KSEG3 regions. Each TLB entry specifies a CCA setting for the pages mapped by the TLB. The **CACHE** instruction manages the caches, including the ability to lock lines in the cache. Valid instruction cache operations are the following: - · Index Invalidate - · Index Load Tag - Index Store Tag - Hit Invalidate - Fill - · Fetch and Lock The effect of the **CACHE** instruction is visible to subsequent instructions not already in the pipeline. Instructions already in the fetch and decode stages of the pipeline are not affected by a cache operation on the instruction cache. #### 2.2.8 Data Cache The data cache is a 16KB four-way set associative write-back cache. Data cache accesses are distributed across the Execute and Cache pipeline stages. A data cache line state consists the 20-bit physical address tag, a dirty bit (D), a coherency bit (S), a lock bit (L) and a valid bit (V). #### Data cache line state ``` Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Physical Address Tag ``` The data cache employs a read-allocate policy. Cache lines can be replaced on loads, but not on stores. Stores that miss in the data cache are forwarded to the write buffer. The data cache supports hit-under-miss for one outstanding miss. If an access misses in the data cache, the data cache services the next access while the memory subsystem provides the data for the missed access. If the next access hits in the data cache, the data is available immediately; otherwise the cache stalls the access until the first access completes. #### 2.2.8.1 Data Cache Initialization and Invalidation Out of reset, all data cache lines are invalidated; thus the data cache is ready for use. To invalidate the data cache in software, a loop of indexed writeback invalidate **CACHE** instructions for each of the lines in the cache invalidates the cache. ``` li t0,(16*1024) # Cache size li t1,32 # Line size li t2,0x80000000 # First KSEGO address addu t3,t0,t2 # terminate address of loop loop: cache 1,0(t2) # Dcache indexed invalidate tag addu t2,t1 # compute next address bne t2,t3,loop nop ``` # 2.2.8.2 Data Cache Line Fills A data cache access is initiated in the Execute stage which allows a cache hit or miss indication and all exceptions to be signaled early in the Cache stage. If the data address hits in the data cache, the data is available in the Cache stage. If the data address misses in the data cache, and the address is cacheable, the data cache performs a burst fill to a cache line, forwarding the critical word to the Cache stage. The data cache line is selected by the replacement policy described in Section 2.2.1 "Cache Line Replacement Policy" on page 15. If the line selected contains modified data (cache line is valid and has its dirty bit set by a store hit), then the cache line is moved to a cast-out buffer, the cache line is filled from memory and the load request fulfilled, and then the cast-out buffer is written to memory. #### 2.2.8.3 Data Cache Coherency The data cache snoops coherent system bus transactions to maintain data coherency with other system bus masters (i.e. DMA). If a coherent read transaction on the system bus hits in the data cache, the data cache provides the data. If a coherent write transaction on the system bus hits in the data cache, the data cache updates its internal array with the data. If a coherent transaction (read or write) misses in the data cache, the data cache array is unchanged by the transaction. Loads and stores which hit in the data cache can bypass previous stores in cacheable regions. The read-allocate data cache policy forwards store-misses to the write buffer. Subsequent loads and stores which hit in the data cache, and to a different cache line address than store-misses, are fulfilled immediately (while store-misses may still be in the write buffer). However, if a load address hits in a cache-line address of an item in the write buffer, the load is stalled until the write buffer commits the corresponding store. The data cache also maintains coherency with other caching masters. When a load is serviced from another caching master, both caching masters set the shared bit for the affected cache line. Then if a store occurs to a data cache line with the shared bit set, the cache line address is broadcast on the system bus to invalidate cache lines in other caching masters that contain the same address. The data cache is single-ported; therefore transactions on the system bus are prioritized over accesses by the core. However, the data cache design prevents the system bus from saturating the data cache indefinitely, which ensures that the core can make forward progress. When changing the CCA encoding in Config0[K0] or the TLB to a different CCA encoding, software must ensure that data integrity is not compromised by first pushing modified (dirty) data to memory within the page. This is especially important when changing from a coherent CCA encoding to a non-coherent CCA encoding. #### 2.2.8.4 Data Cache Control The cache-ability of data accesses is controlled by four mechanisms: - · Config0[K0] field - · The CCA bits in the TLB - The CACHE instruction - · The PREF instruction The Config0[K0] field contains a cache coherency attribute (CCA) setting to control the cache-ability of KSEG0 region. At reset, this field defaults to 011b, cacheable. The CCA bits in the TLB entry control the cache-ability of the KUSEG, KSEG2, and KSEG3 regions. Each TLB entry specifies a CCA setting for the pages mapped by the TLB. The **CACHE** instruction manages the caches; including the ability to lock lines in the cache. Valid data cache operations are: - · Index Writeback Invalidate - Index Load Tag - Index Store Tag - · Hit Invalidate (unlocks) - Hit Writeback and Invalidate - Hit Writeback - Fetch and Lock The effect of the CACHE instruction is immediately visible to subsequent data accesses. The PREF instruction places data into the data cache. The following prefetch hints are implemented: - 0x00 Normal load - 0x04 Streaming load The streaming load hint directs the data be placed into way 0 of the data cache (even if the line is locked), thus permitting transient data to be cached and non-transient data to remain in the cache for improved performance. Data cache streaming support combined with the **PREF** instruction enhances multimedia processing. # 2.3 Write Buffer The Au1 write buffer is depicted in Figure 2-3. All non-cacheable processor stores and data cache store-misses (the data cache is a read-allocate policy) are routed through the write buffer. Figure 2-3. Au1 Write Buffer The write buffer is a 16-word deep first-in-first-out (FIFO) queue. All processor stores arrive first at the merge latch, where merging and gathering decisions are performed, and then travel through the queue. The write buffer arbitrates for the system bus to perform consolidated transfers to the main memory. A write buffer FIFO entry contains the address (word address), the data and associated byte masks (BM), and two control bits. The four BM bits indicate which bytes within the word contain valid data. The two control bits are the Valid bit which indicates if the entry is valid, and the Closed (C) bit. When a C bit is set, the write buffer initiates a request to the system bus so that it can transfer data to memory. The circumstances for which the C bit is set are described below. The write buffer is capable of variable-length burst writes to memory. The length can vary from one word to eight words, and is determined by the C bits in the write buffer. During each beat of the burst, the appropriate bytes to write are selected from the corresponding byte masks. As each entry is written to memory, it is popped from the FIFO, advancing each entry in the FIFO by one. In other words, entry 0 is always presented to the system bus for writing. When the write buffer has at least one empty entry, processor stores do not stall, thus improving processor performance. The write buffer is disabled by setting Config0[WD] to 1. In this instance, all non-cacheable and data cache store-misses stall until the write completes. The remaining description of the write buffer operation assumes Config0[WD] is 0. Out of reset, Config0[WD] is 0. #### 2.3.1 Merge Latch All processor stores first arrive at the merge latch. Logic within the merge latch decides what action to take with the incoming data. - 1) The incoming address is the *same word address* as the merge latch address. This case is for Merging, which occurs within the merge latch itself. - 2) The incoming word address is sequentially adjacent to the merge latch word address (incoming address is merge latch address + 4). This case is for Gathering. The merge latch contents are propagated to the FIFO with the C bit cleared for this entry. - 3) Neither 1 nor 2 is true. The merge latch contents are propagated to the FIFO with the C bit set for this entry. If the merge latch contents are propagated to the FIFO, the incoming address and data are placed in the merge latch for future comparisons. Furthermore, if the incoming address is the last word address of the maximum burst line size (the least significant 5 bits are 0x1C), then the C bit is set. # 2.3.2 Write Buffer Merging Write buffer merging combines stores destined for the *same word address*. Merging places the incoming data into the appropriate data byte(s) within the merge latch. Write buffer merging is particularly useful for sequential, incremental address write operations, such as string operations. With write buffer merging, the writes are merged into 32-bit writes which reduces the number of accesses to the memory and increases the effective throughput to main memory. This example demonstrates merging: these five byte writes occur in sequence: ``` 0x_0000_1000 = 0xAB 0x_0000_1001 = 0xCD 0x_0000_1002 = 0xDE 0x_0000_1003 = 0xEF 0x_0000_1002 = 0xBE ``` After the first four writes, the data in the merge latch contains 0xABCDDEEF. However, after the fifth write, the merge latch data now contains 0xABCDBEEF. So long as the incoming word address is the same as the merge latch word address, the data can change without a processor stall or access to memory. Write buffer merging is controlled by the Config[NM] bit and the TLB[CCA] setting. When Config0[NM] is 1 or TLB[CCA] is 2, the merge latch does not perform merging. Conversely, Config0[NM] is 0 or TLB[CCA] is not 2 enables merging. Out of reset, Config0[NM] is 0. **Note:** Merging takes place only in the merge latch. As such, writes to an address which are in the FIFO (but not in the merge latch) do not merge. In the example below, writes to 0x\_0000\_1000 and 0x\_0000\_1002 do not merge because the intervening write to address 0x\_0000\_1005 is not in the same word address which caused 0x\_0000\_1000 to leave the merge latch. ``` 0x_0000_1000 = 0xAB 0x_0000_1005 = 0xCD 0x_0000_1002 = 0xDE ``` #### 2.3.3 Write Buffer Gathering Write buffer gathering combines *sequentially adjacent* word addresses for burst transfers to the main memory. When a C bit is set, all queue entries from zero (0) up to and including the entry with its C bit set (N) are written to main memory in a single burst. Write buffer gathering is particularly useful for sequential, incremental address store operations, such as string operations. With write buffer gathering, the stores are combined into bursts up to 32-bytes (eight words) in length which reduces the number of accesses to the memory and increases effective throughput. Here is an example of an eight-word burst. The burst could result from code which sequentially writes words (optimized memcpy(), for example). These eight word writes occur in sequence: 0x00001000 0x00001004 0x00001008 0x0000100C 0x00001010 0x00001014 0x00001018 0x0000101C The entries corresponding to word addresses 0x00001000 through 0x00001018 have C bit set to zero. When address 0x0000101C arrives, its C bit is set. When the write buffer is granted the system bus, it bursts all eight entries to main memory. Here is an example of two-word burst. This burst may be typical of application software. These four word writes occur in sequence: 0x00001000 0x00001004 0x0000100C 0x00001008 The C bit is cleared for the 0x00001000 entry and is set for the 0x00001004 entry. These two words are then burst to main memory. The 0x0000100C entry also has its C bit set, and is written to memory. The 0x00001008 will reside in the merge latch until displaced by a subsequent store. # 2.3.4 Write Buffer Reads When a read from memory is initiated, the read cache-line address (A35..A5) is compared against all cache-line addresses in the write buffer. If the read cache-line address matches a write buffer cache-line address, the read is stalled. The write buffer then flushes entries to memory until the read address no longer matches a write buffer cache-line address. The read is then allowed to complete. The write buffer ensures data integrity by not allowing reads to bypass writes. # 2.3.5 Write Buffer Coherency Non-cacheable stores and/or data cache store-misses reside in the write buffer, possibly indefinitely. Furthermore, the write buffer does not snoop system bus transactions (e.g. integrated peripheral DMA engines). To ensure the write buffer contents are committed to memory, a **SYNC** instruction must be issued. Issuing a **SYNC** instruction prior to enabling each DMA transfer from memory buffers and/or structures is necessary. Without the **SYNC**, the DMA engine may retrieve incomplete buffers and/or structures (the remainder of which may be in the write buffer). Issuing a **SYNC** instruction after a store to an I/O region where stores have side effects is necessary. Without the **SYNC** instruction, the store may not leave the write buffer to achieve the side effects (e.g. clearing an interrupt acknowledge bit). Note that a read access does not guarantee a complete write buffer flush since the write buffer flushes as few entries as necessary until the read address no longer matches an address in the write buffer. # 2.4 Virtual Memory The Au1 implements a TLB-based virtual address translation unit which is compliant with the MIPS32 specification. This scheme is similar to the R4000 TLB and CP0 implementation. The "MIPS32 Architecture For Programmers Volume III" contains all the information relevant to a TLB-based virtual address translation unit. The virtual address translation architecture is composed of a main 32-entry fully associative TLB array. To improve instruction fetch performance, a 4-entry fully associative instruction TLB is implemented. This miniature instruction TLB is fully coherent with the main TLB array and is completely transparent to software. Each TLB entry maps a 32-bit virtual address to a pair of 36-bit physical addresses. The page size of a TLB entry is variable under software control, from 4 KB to 16 MB. A TLB entry is described below. #### **TLB Entry** | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----|----|----|----|----|----|----|----|----|---------|------|-----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|----|-----|----|----|---| | PageMask | | 0 | | | | | | | | F | Page | Mas | k | | | | | | | | | | | | | 0 | | | | | | | | Г | | | | | | | | | ٠, | /PN | 2 | | | | | | | | | | | Λ | | | | | | AS | חו | | | | | EntryHi | | | | | | | | | ' | / F IN. | | | | | | | | | | | | U | | | | | | AG | טוט | | | | | EntryLo0 | 0 | 0 | | | | | | | | | | | | PF | N0 | | | | | | | | | | | | | C0 | | D0 | V0 | G | | EntryLo1 | 0 | 0 | | | | | | | | | | | | PF | N1 | | | | | | | | | | | | | C1 | | D1 | V1 | G | The size of the page(s) that the TLB entry translates is determined by PageMask. The valid values for PageMask range from 4 KB to 16 MB, according to Table 2-4. | Page Size | PageMask Register | Bits 28:13 | PFN Select Bit | |-----------|-------------------|------------------|----------------| | 4 KB | 0x0000000 | 000000000000000 | 12 | | 16 KB | 0x00006000 | 000000000000011 | 14 | | 64 KB | 0x0001E000 | 000000000001111 | 16 | | 256 KB | 0x0007E000 | 000000000111111 | 18 | | 1 MB | 0x001FE000 | 000000011111111 | 20 | | 4 MB | 0x007FE000 | 0000001111111111 | 22 | | 16 MB | 0x01FFE000 | 0000111111111111 | 24 | Table 2-4. Values for Page Size and PageMask Register The PageMask determines the number of significant bits in the 32-bit address generated by the program (either as a load/store address or an instruction fetch address). The upper, significant bits of the program address are compared against the upper, significant bits of VPN2. When an address match occurs, the even/odd PFN select bit of the program address selects either PFN0 (even) or PFN1 (odd) as the upper bits of the resulting 36-bit physical address. The TLB mechanism permits mapping a larger, 36-bit physical address space into the smaller 32-bit program address space. The Au1 implements an internal 36-bit physical address system bus (SBUS) which is then decoded by integrated peripherals, and by chip-selects for external memories and peripherals. The cache coherency attributes (CCA) of the physical page are controlled by the TLB entry. The valid values are described in Table 2-3. In general, I/O spaces require a non-cacheable setting, whereas memory can utilize a cacheable setting. Note: Physical addresses in which address bits 35:32 are non-zero must be mapped non-cached (CCA = 2). The TLB array is managed completely by software. Software can implement a TLB replacement algorithm that is either random (via the **TLBWR** instruction) or deterministic (via the **TLBWI** instruction). Hardware is available to segment the TLB via the Wired register so different replacement strategies can be used for different areas of the TLB. # 2.5 Exceptions The Au1 core implements a MIPS32 compliant exception scheme. The scheme consists of the exception vector entry points in both KSEG0 and KSEG1, and the exception code (ExcCode) encodings to determine the nature of the exception. # 2.5.1 Exception Causes The nature of an exception is reported in the Cause[ExcCode] field. The Au1 core can generate the following exceptions: Table 2-5. Cause[ExcCode] Encodings | ExcCode | Mnemonic | Description | |---------|----------|-----------------------------------------------------| | 0 | Int | Interrupt | | 1 | Mod | TLB modification exception | | 2 | TLBL | TLB exception (load or instruction fetch) | | 3 | TLBS | TLB exception (store) | | 4 | AdEL | Address error exception (load or instruction fetch) | | 5 | AdES | Address error exception (store) | | 6 | IBE | Bus error exception (instruction fetch) | | 7 | DBE | Bus error exception (data reference: load or store) | | 8 | Sys | Syscall exception | | 9 | Вр | Breakpoint exception | | 10 | RI | Reserved instruction exception | | 11 | CpU | Coprocessor Unusable exception | | 12 | Ov | Arithmetic Overflow exception | | 13 | Tr | Trap exception | | 23 | WATCH | Reference to Watchpoint address | | 24 | MCheck | Machine Check (duplicate TLB entry) | The Au1 core does not implement hardware floating-point. As a result, all floating-point instructions generate the Reserved Instruction (RI) exception, which permits floating-point operations to be emulated in software. In addition, the Au1 core does not recognize Soft Reset, Non-Maskable Interrupt (NMI), or Cache Error exception conditions. # 2.5.2 Interrupt Architecture The Au1 core implements a MIPS32 compliant interrupt mechanism in which eight interrupt sources are presented to the core. Each interrupt source is individually maskable to either enable or disable the core from detecting the interrupt. Interrupts are generated by software, integrated interrupt controllers, performance counters and timers, as noted in Table 2-6. Table 2-6. CPU Interrupt Sources | Interrupt Source | CP0 Cause Register Bit | CP0 Status Register Bit | |---------------------------------------------|------------------------|-------------------------| | Software Interrupt 0 | 8 | 8 | | Software Interrupt 1 | 9 | 9 | | Interrupt Controller 0: Request 0 Request 1 | 10<br>11 | 10<br>11 | | Interrupt Controller 1: Request 0 Request 1 | 12<br>13 | 12<br>13 | | Performance Counters | 14 | 14 | | Count/Compare | 15 | 15 | All interrupt sources are equal in priority; that is, the interrupt sources are not prioritized in hardware. As a result, software determines the relative priority of the interrupt sources. When Cause[ExcCode]=0, software must examine the Cause[IP] bits to determine which interrupt source is requesting the interrupt. For more information on Interrupt Controller 0 and 1 see Section 5.0 on page 81. #### 2.6 MIPS32™ Instruction Set The Au1 core implements the instruction set defined in "MIPS32 Architecture For Programmers Volume II: The MIPS32 Instruction Set". The floating-point instructions are not implemented in the Au1 core, but may be emulated in software. The MIPS32 ISA is characterized as a combination of the R3000 user level instructions (MIPSII) and the R4000 memory management and kernel mode instructions (32-bit MIPSIII). #### 2.6.1 CACHE Instruction The **CACHE** instruction permits management of the Au1 instruction and data caches. The valid operations are listed in Table 2-2 "Cache Operations" on page 17. For *data* cache operations, the effect of the **CACHE** instruction is immediately visible to subsequent data accesses. However, for *instruction* cache operations, the effect of the **CACHE** instruction is not visible to subsequent instructions already in the Au1 core pipeline. Therefore, care should be exercised if modifying instruction cache lines containing the **CACHE** and subsequent instructions. When issuing the **CACHE** instruction with indexed operations (Index Invalidate, Index Load Tag and Index Store Tag) the format of the effective address is as follows: #### **CACHE Index Operation Address Decode** | Bit 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|-----|---|---|---|-----|------|------|---| | | | | | | | | | 0x8 | 000 | | | | | | | | | W | ay | | | Se | t/Ind | lex | | | | Byt | e Se | lect | | The effective address base should be 0x80000000 (KSEG0) to avoid possible TLB exceptions, and place zeros in the remainder of the effective address. The format correlates to a 16KB cache that is 4-way set associative with 128 sets and 32-byte line size. Software must not use the Index Store Tag **CACHE** operation to change the Dirty, Lock and Shared state bits. To set the Lock bit, software must use the Fetch and Lock **CACHE** operation. The Index Load Tag and Index Store Tag **CACHE** operations utilize CP0 registers DTag, DData, ITag and IData. The format of data for Index Tag operations is depicted in the description of these registers. **CACHE** operations that require an effective address (i.e. not the Index operations) do not generate the Address Error Exception or trigger data watchpoint exceptions. #### 2.6.2 PREF Instruction The **PREF** instruction prefetches data into the data cache. Data is prefetched to improve algorithm performance by placing the data in the cache in advance of its use, thus minimizing stalls due to data cache load misses. See also Section 2.2.8.4 "Data Cache Control" on page 20 for more on how to use **PREF**. If the effective address computed by the **PREF** instruction does not translate in the TLB (i.e. the address would cause a TLBL exception), no exception is generated and the cache is unchanged. The Au1 core implements the following **PREF** instruction hints: - 0x00 Normal load - 0x04 Streaming load A PREF instruction using any other hint value becomes a NOP for the Au1 core. # 2.6.3 WAIT Instruction The **WAIT** instruction places the Au1 core in one of two low power modes: IDLE0 and IDLE1. The low power mode is encoded in the **WAIT** instruction bits 24:6 (implementation-dependent code). A value of 0 selects IDLE0, and the value 1 selects IDLE1. Other values are not supported and must not be used. In the IDLE0 low power mode, the Au1 core stops clocks to all possible core units but continues to snoop the system bus to maintain data coherency. In the IDLE1 low power mode, the Au1 core stops clocks to all possible core units, including the data cache, so data coherency is no longer maintained. In either Idle mode, the general purpose registers and the CP0 registers are preserved, so that when Idle mode is exited by an appropriate event, the Au1 core resumes processing instructions in exactly the same context as prior to entering Idle mode. To enter the low power mode, the **WAIT** instruction must be followed by at least four NOPs, and the entire instruction sequence must be fetched from the instruction cache. More specifically, if the core fetches the **WAIT** and **NOP** instructions from main memory, then the mechanisms for accessing memory will prevent the core from entering low power mode. This is the recommended code sequence: ``` .global au1_wait au1_wait: la t0,au1_wait # obtain address of au1_wait cache 0x14,0(t0) # fill icache with first 8 insns cache 0x14,32(t0) # fill icache with next 8 insns sync nop wait 0 nop nop nop nop nop nop j ra ``` When the Au1 core is in Idle mode, the Count register increments at an unpredictable rate; therefore the Count/Compare registers can not be used as the system timer tick when using the **WAIT** instruction to enter an Idle mode. # 2.7 Coprocessor 0 Coprocessor 0 (CP0) is responsible for virtual memory, cache and system control. The MIPS32 ISA provides for differentiation of the CP0 implementation. The Au1 core has a unique CP0 that is compliant with MIPS32 specification. The Au1 CP0 registers are listed in Table 2-7. Register Register Compliance Number Sel Name Description (Note 1) 0 0 Index Pointer into TLB array Required 0 1 Random Pseudo-random TLB pointer Required 2 0 EntryLo0 Low half of TLB entry for even pages Required 0 3 EntryLo1 Low half of TLB entry of odd pages Required 4 0 Context Pointer to a page table entry Required 5 0 PageMask Variable page size select Required 6 0 Wired Number of locked TLB entries Required 7 0 Reserved Reserved 8 0 BadVAddr Bad virtual address Required 9 0 Count CPU cycle count Required 10 0 EntryHi High half of TLB entries Required 11 0 Compare CPU cycle count interrupt comparator Required 0 12 Status Status Required 13 0 Cause Reason for last exception Required 14 0 **EPC** Program Counter of last exception Required Processor ID and Revision Table 2-7. Coprocessor 0 Register Definitions Required 15 0 **PRId** Table 2-7. Coprocessor 0 Register Definitions (Continued) | Register<br>Number | Sel | Register<br>Name | Description | Compliance<br>(Note 1) | |--------------------|-----|------------------|----------------------------------------|------------------------| | 16 | 0 | Config | Configuration Registers (aka Config0) | Required | | 16 | 1 | Config1 | Configuration Register 1 | Required | | 17 | 0 | LLAddr | Load Link Address | Optional | | 18 | 0 | WatchLo | Data memory break point low bits | Optional | | 18 | 1 | IWatchLo | Instruction fetch breakpoint low bits | Optional | | 19 | 0 | WatchHi | Data memory break point high bits | Optional | | 19 | 1 | IWatchHi | Instruction fetch breakpoint high bits | Optional | | 20 | 0 | | Reserved | Reserved | | 21 | 0 | | Reserved | Reserved | | 22 | 0 | Scratch | Scratch register | Au1 | | 23 | 0 | Debug | EJTAG control register | Optional | | 24 | 0 | DEPC | PC of EJTAG debug exception | Optional | | 25 | 0 | Reserved | Reserved | Au1 Reserved | | 25 | 1 | Reserved | Reserved | Au1 Reserved | | 26 | 0 | | Reserved | Reserved | | 27 | 0 | | Reserved | Reserved | | 28 | 0 | DTag | Data cache tag value | Au1 | | 28 | 1 | DData | Data cache data value | Au1 | | 29 | 0 | ITag | Instruction cache tag value | Au1 | | 29 | 1 | IData | Instruction cache data value | Au1 | | 30 | 0 | ErrorEPC | Program counter at last error | Required | | 31 | 0 | DESave | EJTAG debug exception save register | Optional | Note 1. A compliance of "Required" denotes a register required by the MIPS32 architecture. "Optional" denotes an optional register in the MIPS32 architecture which is implemented in the Au1 core. "Au1" denotes an optional register unique to the Au1 core. "Reserved" denotes a register that is not implemented. # 2.7.1 Index Register (CP0 Register 0, Select 0) The Index register is required for TLB-based virtual address translation units. | Index | | | | | | | | | | | | | | | | | | | | | | | | | C | P0 | Reg | iste | r 0, \$ | Sele | ct 0 | |--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|----|-----|------|---------|------|------| | Bit 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Р | | | | | | | | | | | | | ( | ) | | | | | | | | | | | | | | I | ndex | ( | | | Def. X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | X | | Bits | Name | Description | R/W | Default | |------|----------|-------------------------------------------------------|-----|---------| | 31 | Р | Probe Failure. | R | UNPRED | | 30:5 | Reserved | Reserved. Must always write zeros, always reads zeros | R | 0 | | 4:0 | Index | TLB Index | R/W | UNPRED | # 2.7.2 Random Register (CP0 Register 1, Select 0) The Random register is required for TLB-based virtual address translation units. | Rand | lom | | | | | | | | | | | | | | | | | | | | | | | | | ( | P0 | Reg | iste | r 1, 5 | Sele | ct 0 | |------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|----|-----|------|--------|------|------| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | 0 | | | | | | | | | | | | | | | Ra | ando | m | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | Bits | Name | Description | R/W | Default | |------|----------|-------------------------------------------------------|-----|---------| | 31:5 | Reserved | Reserved. Must always write zeros, always reads zeros | R | 0 | | 4:0 | Random | TLB Random Index | R | 31 | # 2.7.3 EntryLo0, EntryLo1 Register (CP0 Registers 2 and 3, Select 0) The EntryLo0 and EntryLo1 registers are required for TLB-based virtual address translation units. | Bits | Name | Description | R/W | Default | |-------|----------|-----------------------------------------------------------------------------------------------------|-----|---------| | 31:30 | Reserved | Reserved. Ignored on writes, returns zero on read | R | 0 | | 29:6 | PFN | Page Frame Number. Corresponds to physical address bits 3512. | R/W | UNPRED | | 5:3 | С | Cache coherency attribute of the page. See Table 2-3 "Cache Coherency Attributes (CCA)" on page 17. | R/W | UNPRED | | 2 | D | Dirty bit. | R/W | UNPRED | | 1 | V | Valid bit | R/W | UNPRED | | 0 | G | Global bit | R/W | UNPRED | # 2.7.4 Context Register (CP0 Register 4, Select 0) The Context register is required for TLB-based virtual address translation units. | Bits | Name | Description | R/W | Default | |-------|----------|---------------------------------------------------------------------------------|-----|---------| | 31:23 | PTEBase | Used by the operating system as a pointer into the current PTA array in memory. | R/W | UNPRED | | 22:4 | BadVPN2 | Contains virtual address bits 3113 upon a TLB exception. | R | UNPRED | | 3:0 | Reserved | Reserved. | R | 0 | # 2.7.5 PageMask Register (CP0 Register 5, Select 0) The PageMask register is required for TLB-based virtual address translation units. | Page | Mas | sk | | | | | | | | | | | | | | | | | | | | | | | | C | P0 | Reg | iste | r 5, | Sele | ct 0 | |------|-----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|----|-----|------|------|------|------| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 0 | | | | | | | | | Ma | ask | | | | | | | | | | | | | | 0 | | | | | | | | Def. | 0 | 0 | 0 | X | X | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:29 | Reserved | Reserved. Ignored on write, returns zero on read. | R | 0 | | 28:13 | Mask | The Mask field is a bit mask in which a "1" bit indicates that the corresponding bit of the virtual address should not participate in the TLB match. See Table 2-4 "Values for Page Size and PageMask Register" on page 24. | R/W | UNPRED | | 12:0 | Reserved | Reserved. Ignored on write, returns zero on read. | R | 0 | # 2.7.6 Wired Register (CP0 Register 6, Select 0) The Wired register is required for TLB-based virtual address translation units. | Wire | d | | | | | | | | | | | | | | | | | | | | | | | | | C | P0 | Reg | iste | r 6, 9 | Sele | ct 0 | |------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|----|-----|------|--------|------|------| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | 0 | | | | | | | | | | | | | | | V | Vire | t | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |------|----------|---------------------------------------------------|-----|---------| | 31:5 | Reserved | Reserved. Ignored on write, returns zero on read. | R | 0 | | 4:0 | Wired | TLB wired boundary | R/W | 0 | ## 2.7.7 BadVAddr Register (CP0 Register 8, Select 0) The BadVAddr register is required for TLB-based virtual address translation units. | Bits | Name | Description | R/W | Default | |------|----------|---------------------|-----|---------| | 31:0 | BadVAddr | Bad virtual address | R | UNPRED | # 2.7.8 Count Register (CP0 Register 9, Select 0) The Count register is a required register for a constant rate timer. This counter increments 1:1 with the core frequency. During IDLE0 or IDLE1 mode, the Count register increments at an unpredictable rate; therefore the Count/Compare registers can not be used as the system timer tick when using the **WAIT** instruction to enter an Idle mode. During Sleep mode, this register will not increment. | Bits | Name | Description | R/W | Default | |------|-------|------------------|-----|---------| | 31:0 | Count | Interval counter | R/W | 0 | # 2.7.9 EntryHi Register (CP0 Register 10, Select 0) The Index register is required for TLB-based virtual address translation units. | Bits | Name | Description | R/W | Default | |-------|----------|---------------------------------------------------|-----|---------| | 31:13 | VPN2 | Virtual address bits 3113. | R/W | UNPRED | | 12:8 | Reserved | Reserved. Ignored on write, returns zero on read. | R | 0 | | 7:0 | ASID | Address space identifier | R/W | UNPRED | # 2.7.10 Compare Register (CP0 Register 11, Select 0) The Compare register is a required register for generating an interrupt from the constant rate timer. | Bits | Name | Description | R/W | Default | |------|---------|--------------------------------|-----|---------| | 31:0 | Compare | Interval counter compare value | R/W | UNPRED | # 2.7.11 Status Register (CP0 Register 12, Select 0) The Status register is a required register for general control of the processor. | Bits | Name | Description | R/W | Default | |------|------|-----------------------------------------------------|-----|---------| | 31 | CU3 | This bit is zero. Coprocessor 3 is not implemented. | R | 0 | | 30 | CU2 | This bit is zero. Coprocessor 2 is not implemented. | R | 0 | | 29 | CU1 | This bit is zero. Coprocessor 1 is not implemented. | R | 0 | | 28 | CU0 | Controls access to coprocessor 0. | R/W | 0 | | 27 | RP | Reduced power. This bit has no effect. | R/W | 0 | | 25 | RE | Reverse-endian. | R/W | 0 | | 22 | BEV | Boot exception vectors. | R/W | 1 | | 20 | SR | Soft reset. | R/W | 0 | | 19 | NMI | Non-maskable interrupt | R/W | 0 | | 15:8 | IM | Interrupt mask | R/W | 0 | | 4 | UM | User-mode. | R/W | 0 | | 3 | R0 | This bit is zero; Supervisor-mode not implemented | R | 0 | | 2 | ERL | Error Level | R/W | 1 | | 1 | EXL | Exception Level | R/W | 0 | | 0 | IE | Interrupt Enable | R/W | 0 | # 2.7.12 Cause Register (CP0 Register 13, Select 0) The Cause register is a required register for general exception processing. | Bits | Name | Description | R/W | Default | |-------|---------|--------------------------------|-----|---------| | 31 | BD | Exception in branch delay slot | R | 0 | | 29:28 | CE | Coprocessor error | R | 0 | | 23 | IV | Interrupt vector | R/W | 0 | | 22 | WP | Watchpoint exception deferred | R/W | 0 | | 15:10 | IP[7:2] | Hardware interrupts pending | R | 0x20 | | 9:8 | IP[1:0] | Software interrupts pending | R/W | 0 | | 6:2 | ExcCode | Exception Code | R | 0 | # 2.7.13 Exception Program Counter (CP0 Register 14, Select 0) The Exception Program Counter (EPC) register is a required register for general exception processing. | Bits | Name | Description | R/W | Default | |------|------|---------------------------|-----|---------| | 31:0 | EPC | Exception Program Counter | R/W | UNPRED | #### 2.7.14 Processor Identification (CP0 Register 15, Select 0) The PRId register is a required register for processor identification. | Bits | Name | Description | R/W | Default | |-------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------| | 31:24 | Company Options | System-on-a-chip (SOC) identification: 0 Au1000 1 Au1500 2 Au1100 | R | 0 | | 23:16 | Company ID | Company ID assigned by MIPS Technologies. AMD's ID = 3. | R | 3 | | 15:8 | Processor Core ID | Identifies the core revision: 0 Reserved 1 Au1 revision 1 2 Au1 revision 2 | R | 2 | | 7:0 | Revision | Contains a manufacturing-specific revision level. O Silicon stepping DA; silicon revision 1.1 Silicon stepping HA; silicon revision 2.1 Silicon stepping HB; silicon revision 2.2 Silicon stepping HC; silicon revision 2.3 Silicon stepping HD; silicon revision 2.4 | R | SOC<br>Specific | # 2.7.15 Configuration Register 0 (CP0 Register 16, Select 0) The Config0 register is a required register for various processor configuration and capability. | Config0 | | | | | | | | | | | | | | | | | | | | | | | | | CI | 20 R | egis | ster | 16, 9 | Sele | ct 0 | |---------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|----|------|------|------|-------|------|------| | Bit 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | M | | | СТ | | | DD | CD | UM | WD | NM | SM | OD | 0 | 0 | TM | BE | A. | Т | | AR | | | ΜT | | | ( | ) | | | K0 | | | Def. 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | Bits | Name | Description | R/W | Default | |-------|------|------------------------------------------------|-----|---------| | 31 | М | Denotes Config1 register available at select 1 | R | 1 | | 30:26 | СТ | Reserved. Must write 0. | R/W | 0 | | 25 | DD | Reserved. Must write 0. | R/W | 0 | | 24 | CD | Reserved. Must write 0. | R/W | 0 | | 23 | UM | Reserved. Must write 0. | R/W | 0 | | 22 | WD | Reserved. Must write 0. | R/W | 0 | | 21 | NM | Reserved. Must write 0. | R/W | 0 | | 20 | SM | Reserved. Must write 0. | R/W | 0 | | 19 | OD | Reserved. Must write 0. | R/W | 0 | | 16 | TM | Reserved. Must write 0. | R/W | 0 | | 15 | BE | Indicates the endian mode. | R | 1 | | 14:13 | AT | Architecture type is MIPS32. | R | 0 | | 12:10 | AR | Architecture revision is Revision 1. | R | 0 | | 9:7 | MT | MMU type is standard TLB. | R | 1 | | 2:0 | K0 | KSEG0 is cacheable, coherent. | R/W | 3 | # 2.7.16 Configuration Register 1 (CP0 Register 16, Select 1) The Config1 register is a required register for various processor configuration and capability. | Config1 | | | | | | | | | | | | | | | | | | | | | | | | | CI | 20 R | egis | ster | 16, 9 | Sele | ct 1 | |---------|----|----|------|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|----|------|------|------|-------|------|------| | Bit 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | | M | MU S | Size | - 1 | | | IS | | | IL | | | IΑ | | | DS | | | DL | | | DA | | C2 | MD | PC | WR | CA | EP | FP | | Def. 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | Bits | Name | Description | R/W | Default | |-------|--------------|-----------------------------------------------------------------|-----|---------| | 30:25 | MMU Size - 1 | Number of entries in the TLB minus one. The TLB has 32 entries. | R | 31 | | 24:22 | IS | Instruction cache sets per way is 128. | R | 1 | | 21:19 | IL | Instruction cache line size is 32 bytes. | R | 4 | | 18:16 | IA | Instruction cache associativity is 4-way. | R | 3 | | 15:13 | DS | Data cache sets per way is 128. | R | 1 | | 12:10 | DL | Data cache line size is 32 bytes. | R | 4 | | 9:7 | DA | Data cache associativity is 4-way. | R | 3 | | 6 | C2 | Coprocessor 2 is not implemented. | R | 0 | | 5 | MD | Always returns zero on read. | R | 0 | | 4 | PC | Performance Counter registers are not implemented. | R | 0 | | 3 | WR | Watchpoint registers are implemented. | R | 1 | | 2 | CA | Code compression is not implemented. | R | 0 | | 1 | EP | EJTAG is implemented. | R | 1 | | 0 | FP | FPU is not implemented. | R | 0 | # 2.7.17 Load Linked Address Register (CP0 Register 17, Select 0) The LLAddr register provides the physical address of the most recent Load Linked instruction. | Bi | its | Name | Description | R/W | Default | |----|-----|--------|---------------------|-----|---------| | 31 | 1:0 | LLAddr | Load Linked Address | R | UNPRED | # 2.7.18 Data WatchLo Register (CP0 Register 18, Select 0) The WatchLo and WatchHi registers are the interface to the data watchpoint facility. | Bits | Name | Description | R/W | Default | |------|-------|--------------------------------------------------------------------------------------------|-----|---------| | 31:3 | VAddr | The virtual address to match | R/W | UNPRED | | 1 | R | If this bit is a one, then watch exceptions are enabled for loads that match the address. | R/W | 0 | | 0 | W | If this bit is a one, then watch exceptions are enabled for stores that match the address. | R/W | 0 | # 2.7.19 Instruction WatchLo Register (CP0 Register 18, Select 1) The IWatchLo and IWatchHi registers are the interface to the instruction watchpoint facility. | IWate | hLo | ) | | | | | | | | | | | | | | | | | | | | | | | | CI | 20 R | egis | ster | 18, | Sele | ct 1 | |-------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|---|---|---|----|------|------|------|-----|------|------| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | \ | /Add | dr | | | | | | | | | | | | | | ı | 0 | 0 | | Def. | Χ | Χ | Х | X | Х | Χ | Х | Χ | X | Х | Χ | Χ | X | X | X | Χ | X | X | X | X | X | Χ | Χ | X | X | X | Χ | X | X | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |------|-------|----------------------------------------------------------------------------------------------------------|-----|---------| | 31:3 | VAddr | The virtual address to match | R/W | UNPRED | | 2 | I | If this bit is a one, then watch exceptions are enabled for instruction accesses that match the address. | R/W | 0 | # 2.7.20 Data WatchHi Register (CP0 Register 19, Select 0) The WatchLo and WatchHi registerS are the interface to the data watchpoint facility. | WatchHi | | | | | | | | | | | | | | | | | | | | | | | | | CI | 20 R | egis | ster | 19, | Sele | ct 0 | |---------|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|---|---|------|----|------|------|------|-----|------|------| | Bit 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | М | G | | | ( | ) | | | | | | AS | SID | | | | | C | ) | | | | | | Masl | ( | | | | | 0 | | | Def. 1 | Χ | 0 | 0 | 0 | 0 | 0 | 0 | Χ | X | X | Χ | Χ | Χ | Χ | Χ | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | Χ | X | Χ | Χ | Χ | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|------|---------------------------------------------------------------------------------------------------------------------|-----|---------| | 31 | М | Another pair of Watch registers is implemented at the next Select index. | R | 1 | | 30 | G | If this bit is one, then the ASID field is ignored and any address that matches causes a watch exception. | R | UNPRED | | 23:16 | ASID | ASID value which is required to match that in the EntryHi register if the G bit is zero in the WatchHi register. | R/W | UNPRED | | 11:3 | Mask | Any bit in this field that is a one inhibits the corresponding address bit from participating in the address match. | R/W | UNPRED | # 2.7.21 Instruction WatchHi Register (CP0 Register 19, Select 1) The IWatchLo and IWatchHi registers are the interface to the instruction watchpoint facility. | <b>IWatchH</b> | i | | | | | | | | | | | | | | | | | | | | | | | | CI | P0 R | egis | ster | 19, | Sele | ct 1 | |----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|------|----|------|------|------|-----|------|------| | Bit 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | G | | | ( | 0 | | | | | | AS | ID | | | | | ( | ) | | | | | | Mask | < | | | | | 0 | | | Def. 0 | Χ | 0 | 0 | 0 | 0 | 0 | 0 | Χ | X | Χ | Χ | Χ | Χ | X | Χ | 0 | 0 | 0 | 0 | X | Х | Χ | X | Х | Χ | Х | Х | Χ | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|------|---------------------------------------------------------------------------------------------------------------------|-----|---------| | 30 | G | If this bit is one, then the ASID field is ignored and any address that matches causes a watch exception. | R | UNPRED | | 23:16 | ASID | ASID value which is required to match that in the EntryHi register if the G bit is zero in the WatchHi register. | R/W | UNPRED | | 11:3 | Mask | Any bit in this field that is a one inhibits the corresponding address bit from participating in the address match. | R/W | UNPRED | # 2.7.22 Scratch Register (CP0 Register 22, Select 0) The Scratch register exists for the convenience of software. Upon a read, this register returns the value last written into it. | Scrat | ch | | | | | | CP0 Register 22, Select 0 | | | | | | | | | | | | | | | | | | | | | | | | | | |-------|----|----|----|----|----|----|---------------------------|----|----|----|----|----|----|----|----|-----|------|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | Scr | atch | | | | | | | | | | | | | | | | | Def. | Χ | Χ | X | X | X | Χ | Χ | X | X | X | X | Χ | Χ | Χ | Χ | Χ | X | Χ | Χ | X | Χ | Χ | Χ | Χ | X | Χ | Χ | Χ | Χ | Χ | Χ | X | | Bits | Name | Description | R/W | Default | |------|---------|-----------------------------------------------------------|-----|---------| | 31:0 | Scratch | This register is present for the convenience of software. | R/W | UNPRED | CPU 30360D AMD # 2.7.23 Debug Register (CP0 Register 23, Select 0) The Debug register is part of the interface to the EJTAG facility. | Debu | ıg | | | | | | | | | | | | | | | | | | | | | | | | | ( | CP0 R | egis | ster | 23, | Sele | ct 0 | |------|-----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|-----|-----|----|---|-----|---|---|-------|------|------|-----|------|------| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DBD | DM | 0 | LSNN | 1 | | | | ( | ) | | | | | | 001 | | | DE | xcC | ode | | 0 | SSt | 0 | 0 | DINT | | 0 | | DBp | DSS | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | X | Χ | Χ | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|----------|---------------------------------------------------------------------|-----|---------| | 31 | DBD | Debug exception in branch delay slot. | R | UNPRED | | 30 | DM | If this bit is a one, then in debug mode. | R | 0 | | 28 | LSNM | Load/stores are performed in the normal fashion when in debug mode. | R/W | 0 | | 17:15 | 001 | EJTAG version 2.5 | R | 001 | | 14:10 | DExcCode | Cause[ExcCode] for normal exceptions in debug mode. | R | UNPRED | | 8 | SSt | Enable single step mode | R/W | 0 | | 5 | DINT | Last debug exception was asynchronous debug interrupt | R | 0 | | 1 | DBp | Last debug exception was an SDBPP instruction | R | 0 | | 0 | DSS | Last debug exception was a single step | R | 0 | # 2.7.24 DEPC Register (CP0 Register 24, Select 0) The DEPC register is part of the interface to the EJTAG facility. | DEPO | ; | | | | | | | | | | | | | | | | | | | | | | | | | CI | 20 R | egis | ster | 24, | Sele | ct 0 | |------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|----|------|------|------|-----|------|------| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | DE | PC | | | | | | | | | | | | | | | | | Def. | Χ | Χ | Χ | Χ | Χ | Χ | X | Х | Χ | Χ | Χ | Χ | Χ | X | Χ | Χ | X | Х | Χ | X | X | Х | Χ | X | Χ | X | Χ | Χ | Χ | Χ | Χ | X | | Bits | Name | Description | R/W | Default | |------|------|----------------------------------|-----|---------| | 31:0 | DEPC | Debug exception program counter. | R/W | UNPRED | # 2.7.25 Data Cache Tag Register (CP0 Register 28, Select 0) The DTag and DData registers are the interface to the data cache array. This cache interface is unique to the Au1. **Note:** This register corresponds to the TagLo register in the MIPS32 ISA specification. | DTag | | | | | | | | | | | | | | | | | | | | | | | | | CF | 20 R | egis | ster | 28, | Sele | ct 0 | |--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|------|-----|------|------| | Bit 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | TΑ | ιG | | | | | | | | | | M | RU | NM | RU | LF | ₹U | 0 | 0 | D | S | L | V | | Def. X | X | Х | Х | Х | X | X | X | X | X | Х | X | Х | Х | X | Х | X | Х | X | X | X | Х | Χ | X | Χ | Χ | 0 | 0 | X | X | X | X | | Bits | Name | Description | R/W | Default | |-------|------|-----------------------------------------------------------------------------------------------------------------|-----|---------| | 31:12 | TAG | TAG represents bits [31:12] of a physical memory address. Bits [35:32] of the physical address are always zero. | R/W | UNPRED | | 11:10 | MRU | Most recently used way. | R/W | UNPRED | | 9:8 | NMRU | Next most recently used way. | R/W | UNPRED | | 7:6 | LRU | Least recently used way. | R/W | UNPRED | | 3 | D | Cache line is dirty (modified). | R/W | UNPRED | | 2 | S | Cache line is shared (for data cache snoops). | R/W | UNPRED | | 1 | L | Locked. This bit is set by the user to prevent overwriting of the cache line. | R/W | UNPRED | | 0 | V | Cache line valid. | R/W | UNPRED | 30360D CPU # 2.7.26 Data Cache Data Register (CP0 Register 28, Select 1) The DTag and DData registers are the interface to the data cache array. Note: This register corresponds to the DataLo register in the MIPS32 ISA specification. | Bits | Name | Description | R/W | Default | |------|------|--------------------------------|-----|---------| | 31:0 | Data | Data from the data cache line. | R | UNPRED | # 2.7.27 Instruction Cache Tag Register (CP0 Register 29, Select 0) The ITag and IData registers are the interface to the instruction cache array. This cache interface is unique to the Au1. Note: This register corresponds to the TagHi register in the MIPS32 ISA specification. | Bits | Name | Description | R/W | Default | |-------|------|-----------------------------------------------------------------------------------------------------------------|-----|---------| | 31:12 | TAG | TAG represents bits [31:12] of a physical memory address. Bits [35:32] of the physical address are always zero. | R/W | UNPRED | | 11:10 | MRU | Most recently used way. | R/W | UNPRED | | 9:8 | NMRU | Next most recently used way. | R/W | UNPRED | | 7:6 | LRU | Least recently used way. | R/W | UNPRED | | 1 | L | Locked. This bit is set by the user to prevent overwriting of the cache line. | R/W | UNPRED | | 0 | V | Cache line valid. | R/W | UNPRED | CPU 30360D AMD # 2.7.28 Instruction Cache Data Register (CP0 Register 29, Select 1) The ITag and IData registers are the interface to the instruction cache array. Note: This register corresponds to the DataHi register in the MIPS32 ISA specification. | Bits | Name | Description | R/W | Default | |------|------|---------------------------------------|-----|---------| | 31:0 | Data | Data from the instruction cache line. | R | UNPRED | # 2.7.29 ErrorEPC Register (CP0 Register 30, Select 0) The ErrorEPC register is a required register for exception processing. | Bits | Name | Description | R/W | Default | |------|----------|---------------------------------|-----|---------| | 31:0 | ErrorEPC | Error Exception Program Counter | R/W | UNPRED | # 2.7.30 DESAVE Register (CP0 Register 31, Select 0) The DESAVE register is part of the interface to the EJTAG facility. | DESA | ¥VΕ | | | | | | | | | | | | | | | | | | | | | | | | | CI | P0 R | egis | ster | 31, | Sele | ct 0 | |------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|----|----|----|----|----|---|---|---|----|------|------|------|-----|------|------| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | DES | SAVE | | | | | | | | | | | | | | | | | Def. | X | Χ | Χ | X | X | Χ | Х | Х | Χ | Χ | Χ | Χ | Х | X | Х | X | X | X | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | Χ | Χ | X | Χ | Х | X | | Bits | Name | Description | R/W | Default | |------|--------|--------------------------------------------------|-----|---------| | 31:0 | DESAVE | Debug save scratch register, for debug handlers. | R/W | UNPRED | 30360D CPU # 2.8 System Bus The Au1 core communicates with memories and peripherals via the system bus (SBUS). The system bus is a 36-bit physical address and 32-bit data bus which is internal to the Au1000 processor. The system bus is the coherency point within the Au1000 processor. ### 2.8.1 SBUS Arbitration The system bus supports multiple masters—the Au1 core and peripheral DMA engines. The system bus is granted to the masters in a least-recently-used/fair scheme. This scheme prevents two or more masters from consuming the entire system bus bandwidth, while permitting low latency access to the system bus for masters which request the bus infrequently (such as peripherals). - The system bus requestors in the Au1000 processor are: - Au1 core - Ethernet MAC controller (2) - USB Host controller - · IrDA controller - DMA controller The Au1 presents a single request to the system bus arbiter for the three possible requestors: the data cache, the instruction cache and the write buffer. The data cache has the highest priority and the write buffer the lowest priority among the three requests. However, the write buffer priority becomes the highest when the data cache requests a load to an address in the write buffer to allow the write buffer to empty prior to fulfilling the data cache load. The system bus arbiter has four bus arbitration slots for handling the system bus masters: - Slot 0: Au1 core (data cache, instruction cache, write buffer) - Slot 1: Ethernet MAC controllers - · Slot 2: DMA controller - Slot 3: USB host controller and IrDA controller The arbitration scheme for the system bus is round-robin; that is, each bus master slot has an equal opportunity to obtain access to the system bus. For a particular system bus master X, if no other system bus masters request the bus, then bus master X immediately wins the system bus. By contrast, if all other system bus masters request the bus, then bus master X must wait for three other system bus master slots to transfer before it wins the system bus, as shown in Figure 2-4 on page 40. Figure 2-4. System Bus Arbitration When a system bus master wins arbitration of the system bus, it performs transfers to/from the integrated peripherals, SDRAM, or the Static bus. CPU 30360D AMD ### 2.8.2 SBUS Coherency Model The SBUS is the coherency point within the Au1000 processor. An SBUS master (i.e. Au1 core or peripheral DMA engine) marks each SBUS transaction as either coherent or non-coherent. SBUS transactions marked as coherent are then snooped by all caching masters (i.e. Au1 data cache). An SBUS transaction that is marked non-coherent is not snooped by caching masters. The Au1 core is a coherent, caching master. The Au1 data cache snoops SBUS transactions; if a read transaction hits in the data cache then the data cache provides the data, if a write transaction hits in the data cache then the data cache array is updated with the new data. The integrated peripherals (with DMA engines) can be configured for coherent or non-coherent operation. The 'C' bit in the peripheral/module enable register directs whether peripheral SBUS transactions are to be marked coherent or non-coherent. If a peripheral is configured for coherent operation, then it is not necessary to writeback and invalidate Au1 data cache lines which hit in the memory buffers used by DMA engines. If, on the other hand, the peripheral is configured for non-coherent operation, then software must ensure that memory buffers used by the DMA engines are not in the data cache (else the data cache and/or the memory buffer may contain old, stale data). The decision to use, or not use, coherent SBUS transactions is left to the application. However, peripheral device drivers using coherent SBUS transactions will perform better than drivers not using coherent SBUS transactions since the need to writeback the data cache is eliminated. # 2.9 EJTAG EJTAG is supported per the MIPS EJTAG Rev. 2.5 specification. EJTAG provides for CPU and board level bring-up and debug. Memory Controllers 30360D AMD # **Memory Controllers** The Au1000 processor contains two memory controllers, one for SDRAM and one for static devices. The SDRAM controller supports SDRAM, SMROM and Sync Flash. The static device controller supports SRAM, Flash, ROM, page mode ROM, PCMCIA/Compact Flash devices, and an external LCD controller interface. Both memory controllers support software configurable memory address spaces. This allows designers to keep memory regions contiguous. For example, a system with 4 MB initially installed would locate the memory at physical address 0. Normally, adding 16 MB would create a 12 MB gap in the memory map. With the address configuration options in the Au1000 the 4 MB can be relocated to start at 16 MB, and the new memory can be located at 0 to allow a 20 MB contiguous memory pool. All registers in the Memory Controller block are located off of the base address shown in Table 3-1. **Table 3-1. Memory Controller Block Base Address** | Name | Physical Base Address | KSEG1 Base Address | |------|-----------------------|--------------------| | mem | 0x0_1400_0000 | 0x_B400_0000 | The system designer has the choice of booting from 32-bit Flash, 16-bit Flash, 32-bit SMROM, and 32-bit SyncFlash. The ROMSEL and ROMSIZE configuration is discussed in more detail in Section 8.3 "Boot" on page 198. Table 8-1 "ROMSEL and ROMSIZE Boot Device" on page 198 shows how the state of ROMSEL and ROMSIZE determines where the processor boots from. # 3.1 SDRAM Memory Controller The SDRAM memory controller of the Au1000 processor is designed for glueless interface to one, two, or three ranks of SDRAM or SMROM. SDRAM and SyncFlash are run at 1/2 the internal system bus speed. The system bus defaults to 1/2 the processor clock speed so that SDRAM or SyncFlash will run at 99 MHz with a 396 MHz Au1000. SMROM operates at 1/4 the speed of the system bus. The system bus divider is programmable, see Section 7.4.3 "Device Power Management - Sleep" on page 190 for more information. The SDRAM interface supports three chip selects (SDCS[2:0]#), corresponding to three ranks of SDRAM. Each chip select can be configured to support either SDRAM or SMROM. In addition, chip select 0 can be configured for SyncFlash (no other chip selects can be used to support SyncFlash). For chip selects configured as SDRAM or SyncFlash (on chip select 0) the controller keeps one row open for up to four banks per chip select allowing fast accesses and reducing the need to issue precharge cycles. Note: The SDRAM memory controller supports a maximum of two loads per chip select. When RESETIN# is negated, code is fetched from SMROM/SyncFlash if SMROM/SyncFlash boot is selected. When using SMROM or SyncFlash for boot, the SMROMCKE signal should be used for the SMROM/SyncFlash CKE. If SMROM or SyncFlash are being used (but not for boot), SDCKE should be used for the clock enable. After boot internal configuration registers can be written to enable SDRAM chip selects. When a chip select is enabled the SDCKE is driven asserted and clocks are started. Software must wait 10 µs for the SDRAM clock to stabilize before any device specific initialization steps. All SDRAM/SMROM ranks must be 32 bits wide. Support is included for SDRAM with 2 or 4 banks, 11 to 13 row address bits, and 7 to 11 column address bits. It is also possible to send explicit commands to the SDRAM, under software control, for diagnostic, initialization, or power management purposes. SDRAM clocks keep running during a runtime reset to allow any transaction in progress to complete. This avoids the possibility of bus contention when the part is brought out of reset. Note that the SDRAM controller assumes the following external SDRAM configuration: - Burst Length = 8 - Addressing Mode = Sequential - Write Mode = Burst Read and Write # 3.1.1 SDRAM Controller Programming Model The SDRAM controller contains a number of registers which configure the operation of the interface. All registers in the SDRAM controller block are located off of the base address shown in Table 3-1 "Memory Controller Block Base Address" on page 43. Table 3-2 shows the memory map of the register block. **Table 3-2. SDRAM Configuration Registers** | Offset from<br>0x0_1400_0000 (Physical)<br>0x_B400_0000 (KSEG1) | Register Name | Description | |-----------------------------------------------------------------|---------------|----------------------------------------------------------------| | 0x0000 | mem_sdmode0 | SDRAM chip select n (SDCSn#) mode configuration register (tim- | | 0x0004 | mem_sdmode1 | ing and functionality) | | 0x0008 | mem_sdmode2 | | | 0x000C | mem_sdaddr0 | SDCSn# address configuration and enable | | 0x0010 | mem_sdaddr1 | | | 0x0014 | mem_sdaddr2 | | | 0x0018 | mem_sdrefcfg | Refresh Configuration and Timing | | 0x001C | mem_sdprecmd | Issue PRECHARGE to all enabled SDRAM chip selects | | 0x0020 | mem_sdautoref | Issue AUTO REFRESH to all enabled SDRAM chip selects | | 0x0024 | mem_sdwrmd0 | Write data to SDCSn# SDRAM mode configuration register | | 0x0028 | mem_sdwrmd1 | | | 0x002C | mem_sdwrmd2 | | | 0x0030 | mem_sdsleep | Force SDRAM into self refresh mode | | 0x0034 | mem_sdsmcke | Toggle SMROMCKE pin | ### 3.1.2 SDRAM Registers Each chip select is configured by two registers, a mode register and an address configuration register. ### 3.1.2.1 Chip Select Mode Configuration Registers The format and reset values of the chip select mode configuration registers is shown in the following figure. The timing parameters (Tcl, Tcrd, Trp, Twr, Tmrd, and Tras) correspond directly to times shown in the SDRAM timing diagrams. Times are measured in SDRAM/SMROM clock cycles. The default values for chip select zero correspond to values for SMROM operation. Chip select 1 and 2 are configured with the slowest timing values at reset. Reserved fields should be written as zeros and ignored on read to preserve compatibility with future versions of the product. | Bits | Name | Description | R/W | Default | |-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------| | 31:24 | _ | Reserved. Should be cleared. | R | 0 | | 23 | SF | Selects SyncFlash operation. SyncFlash is available only on SDCS0#. For other chip selects, this bit is reserved and should be cleared. | R/W | 0 | | | | 0 SyncFlash is not being used. | | | | | | 1 SyncFlash is being used. | | | | | | Note: SyncFlash support is available starting with silicon revision 2.3, also known as silicon stepping 'HC'. For silicon revisions 2.2 and earlier, this bit is reserved and should be cleared. | | | | 22 | F | Setting the F bit allows the SDRAM controller to assume that no caching master except the core will access this memory space. This allows accesses to begin sooner. | R/W | 0 | | | | Note that the CPU core is the only possible caching master, so it is safe for the system designer to set this bit. | | | | 21 | SR | Chip select operating mode | R/W | See above | | | | 0 SDRAM/SyncFlash Operation | | | | | | 1 SMROM Operation | | | | 20 | BS | Select Number of Banks | R/W | See above | | | | 0 Chip select controls 2-bank SDRAM | | | | | | 1 Chip select controls 4-bank SDRAM | | | | | | Note: This bit must be cleared for SMROM support. | | | | 19:18 | RS | This field sets the number of bits in the row address as shown below: | R/W | See above | | | | RS Row Address Size | | | | | | 00 11 | | | | | | 01 12 | | | | | | 10 13 | | | | | | 11 Reserved | | | | 17:15 | CS | This field sets the number of bits in the column address as shown below: | R/W | See above | | | | CS Column Size | | | | | | 000 7 | | | | | | 001 8 | | | | | | 010 9 | | | | | | 011 10 | | | | | | 100 11 | | | | | | All other values are reserved. | | | | 14:11 | Tras | This field designates the minimum delay from a activate to a precharge command. | R/W | 15 | | | | (Tras + 1) is the actual number of clock cycles. | | | | 10:9 | Tmrd | This field sets the required delay from an external load of the SDRAM mode register (not the chip select mode register) to an activate command. | R/W | 3 | | | | (Tmrd + 1) is the actual number of clock cycles. | | | | 8:7 | Twr | The Twr field sets the write recovery time. This is the last data for a write to a precharge. This field is sometimes referred to a Tdpl. | R/W | 3 | | | | (Twr + 1) is the actual number of clock cycles. | | | | 6:5 | Trp | This field sets the time from precharge to the next activate command. | R/W | 3 | | | | (Trp + 1) is the actual number of clock cycles. | | | | 4:3 | Trcd | This field sets the RAS to CAS delay. | R/W | See Above | | | | (Trcd + 1) is the actual number of clock cycles. | | | | 2:0 | Tcl | This field sets the minimum CAS latency timing. This is the time from CAS to DATA on reads. | R/W | See Above | | | 1 | (Tcl + 1) is the actual number of clock cycles. | | | ### 3.1.2.2 SDRAM Chip Select Address Configuration Registers (mem\_sdaddrn) The SDRAM chip-select address configuration registers (**mem\_sdaddr***n*) assign an address range for each chip select. As shown below, each register contains a base address, an address comparison mask, and an enable bit. mem\_sdaddr1 - SDCS1# Address Configuration mem\_sdaddr2 - SDCS2# Address Configuration Offset = 0x0010Offset = 0x0014 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|-----|-----|---|---|---|---| | | | | | | | | | | | | | E | | | | | CS | BA | | | | | | | | ( | CSM | ASK | | | | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Bits | Name | Description | R/W | Default | |-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------| | 31:21 | _ | Reserved. Should be cleared. | R | 0 | | 20 | Е | Enable. 0 Chip select is disabled. 1 Chip select is enabled. | R/W | 0, except for<br>mem_sdaddr0<br>(Note 1) | | 19:10 | CSBA | Chip select base address. Specifies bits 31:22 of the physical base address for this chip select. (The lower bits of the base address are zero.) | R/W | 0x3FF, except for mem_sdaddr0 where the default value is 0x7F. | | 9:0 | CSMASK | Chip select address mask. Specifies which bits of CSBA are used to decode this chip select. | R/W | 0x3FF | Note 1. The E bits for the chip selects SDCS1# and SDCS2# are automatically cleared (disabled) coming out of a runtime or hardware reset. For SDCS0, however, the reset value of the E bit depends on ROMSEL and ROMSIZE: SDCS0#'s E bit is set when the ROMSEL and ROMSIZE pins indicate that the SMROM/SyncFlash should be used for the boot vector (ROMSEL==1, ROM-SIZE==0). See also Section 8.3 "Boot" on page 198. Once enabled (E bit set), a chip select is asserted when the following condition is met: (phys\_addr & addr\_mask) == base\_addr where phys\_addr: 32-bit physical address output on the internal system bus (from the TLB for memory-mapped regions) (Bits 35:32 of the physical address are zeros.) addr\_mask: address comparison mask taken from CSMASK base\_addr: chip select base address taken from CSBA Chip select regions must be programmed so that each chip select occupies a unique area of the physical address space. Programming overlapping chip select regions results in undefined operation. ### 3.1.2.3 Refresh Configuration Register The refresh configuration register sets the timing of SDRAM refresh for all chip selects. Since the timing for these signals apply to all chip selects, if different types of SDRAM is used the worst case timing must be applied. The format of the refresh configuration register is as follows: | Bits | Name | Description | R/W | Default | |-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------| | 31:28 Trc | | The Trc field specifies the minimum time from the start of an auto refresh cycle to an activate command for all SDRAM chip selects. | R/W | 0xf | | | | (Trc + 1) is the actual number of clock cycles. | | | | 27:26 | Trpm | This field specifies the minimum time from a precharge to the start of a refresh cycle for all SDRAM chip selects. This is used because a precharge all command is automatically initiated before an auto refresh command. This value should be programmed with the worst case Trp from the sdr_csmoden registers. | R/W | 3 | | | | (Trpm + 1) is the actual number of clock cycles. | | | | 25 | Е | When this bit is set, refresh is enabled for all chip selects configured as SDRAM. | R/W | 0 | | 24:0 | RI | Refresh Interval - This field specifies the maximum refresh interval in system bus clocks for all SDRAM ranks. | R/W | 0x1FFFFFF | | | | The refresh interval is for each individual refresh so for a system with a row address size of 12 (4096 rows) and memory with a refresh time of 64 ms (all rows), the individual refresh interval will be 15.7 $\mu$ s (64 ms/4096). With a system bus clock of 198 MHz, the RI value should be 0xC24 (15.7 $\mu$ s / (1/198 MHz). | | | # 3.1.2.4 Precharge All Command Register Writing any value to the **mem\_sdprecmd** register issues a precharge all command to all enabled SDRAM chip selects. This can be used for initialization sequences that require certain operations to be performed in a deterministic order. Reading from the **mem\_sdprecmd** register is unpredictable. | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------------------------------------|-----|---------| | 31:0 | PA | Writing any value to PA will cause a precharge command to be issued to all enabled SDRAM chip selects. | W | UNPRED | 30360D ### 3.1.2.5 Auto Refresh Command Register Writing to the **mem\_sdautoref** register performs an auto refresh command on all enabled SDRAM chip selects. This can be used for initialization sequences that require specific operations to be performed in a deterministic order. To insure future compatibility the value written should always be zero. Reading from the mem\_sdautoref register will return the current value of the refresh timer. ### mem\_sdautoref - Auto Refresh Command Offset = 0x0020 | Bits | Name | Description | R/W | Default | | |------|------|------------------------------------------------------------------------------------------------------|-----|---------|--| | 31:0 | AR | Writing a value to AR causes an auto refresh command to be issued to all enabled SDRAM chip selects. | R/W | UNPRED | | ### 3.1.2.6 External SDRAM Mode Register Access The mem\_sdwrmd0, mem\_sdwrmd1, and mem\_sdwrmd2 command registers allow software to directly write to the mode registers in SDRAM connected to each chip select. This can be used in initialization sequences that require certain operations be performed in a deterministic order. mem\_sdwrmd0 - Write CS0 SDRAM Mode mem\_sdwrmd1 - Write CS1 SDRAM Mode Offset = 0x0024 Offset = 0x0028 mem\_sdwrmd2 - Write CS2 SDRAM Mode Offset = 0x002C | Bits | Name | Description | R/W | Default | |-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:30 | BA[1:0] | Bank address. These bits are reflected on the SDBA[1:0] signals. They can be used to write to the <i>extended</i> mode register (for synchronous Flash and battery RAM, for example). These bits must be cleared otherwise. | W | UNPRED | | 29:0 | WM | The value written to this register is written to the external SDRAM mode register for the corresponding chip select. | W | UNPRED | ### 3.1.2.7 SDRAM Sleep/Self Refresh Command Register Writing any value to this register performs sends a self refresh command on all enabled SDRAM chip selects. This command can be used for the SDRAM power-down sequence which requires specific commands to be performed in a deterministic order. After performing self refresh the SDRAM controller will hold SDCKE low and wait until a Sleep exit sequence or reset is performed. For this reason nothing should access the SDRAM after this command has been issued. ### mem\_sdsleep -SDRAM Sleep Offset = 0x0030 | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------------------------------------------------------|-----|---------| | 31:0 | SL | Writing any value to SL will issue a self refresh command on all enabled chip selects. | W | UNPRED | #### 3.1.2.8 **SMROMCKE Toggle Register** Writing to this register causes the state of the SMROMCKE signal to change. SMROMCKE will default to high when booting from SMROM or Sync Flash. This is used during power-up configuration to change the SMROM burst size from 4 to 8 beats. This command register does not affect the SDRAM SDCKE signal. | Bits | Name | Description | R/W | Default | | |------|------|----------------------------------------------------------------------------------------|-----|---------|--| | 31:0 | ST | Writing to ST (regardless of the value written) inverts the current state of SMROMCKE. | W | UNPRED | | #### 3.1.3 **SDRAM Timing** The following figures show examples of typical read, typical write and refresh timing. The above timing represents the following: - 1) Tras = 4 (5 SDRAM clock cycles) - 2) Trp = 0 (1 SDRAM clock cycles) - 3) Trcd = 1 (2 SDRAM clock cycles) - Tcl = 1 (2 SDRAM clock cycles) - Tmrd = 0 (2 SDRAM clock cycles) The above timing is presented to concisely display the different SDRAM timing parameters. The functional bus behavior may differ from that displayed. Figure 3-1. SDRAM Typical Read Timing The above timing represents the following: - 1) Tras = 4 (5 SDRAM clock cycles) - 2) Trp = 0 (1 SDRAM clock cycles) - 3) Trcd = 1 (2 SDRAM clock cycles) - 4) Tmrd = 0 (1 SDRAM clock cycles) The above timing is presented to concisely display the different SDRAM timing parameters. The functional bus behavior may differ from that displayed. Figure 3-2. SDRAM Typical Write Timing This example assumes that all SDCLK ranks ([2:0]) are enabled. The above timing represents the following: - 1) Trpm = 3 (4 SDRAM clock cycles) - 2) Trc = 3 (4 SDRAM clock cycles) Figure 3-3. SDRAM Refresh Timing # 3.1.4 SDRAM Hardware Considerations Table 3-3 shows the signals associated with the SDRAM interface. Table 3-3. SDRAM Signals | Signal | Input/<br>Output | Description | |------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDA[12:0] | 0 | Address Outputs. A0-A12 are driven during the ACTIVE command (row-address A0-A12) and READ/WRITE command to select one location out of the memory array in the respective bank. The address outputs also provide the opcode during a LOAD MODE REGISTER command. | | SDBA[1:0] | 0 | Bank Address Outputs. SDBA1 and SDBA0 define to which bank the ACTIVE, READ, WRITE or PRECHARGE command is being applied. The SDBA signal values are programmed in <b>mem_sdwrmd</b> n[BA]. | | SDD[31:0] | Ю | SDRAM data bus | | SDQM[3:0]# | 0 | Input/Output Mask. SDQM# is a mask signal for write accesses and an output enable signal for read accesses. SDQM0# masks SDD[7:0], SDQM1# masks SDD[15:8], SDQM2# masks SDD[23:16], SDQM3# masks SDD[31:24]. | | SDRAS# | 0 | Command Outputs. SDRAS#, SDCAS# and SDWE# (along with SDCSn#) define the | | SDCAS# | 0 | command being sent to the SDRAM rank. | | SDWE# | 0 | | | SDCLK[2:0] | 0 | Clock output corresponding to each of the three chip selects. Clock speed is 1/2 system bus frequency when corresponding SDCSn# is set to SDRAM or SyncFlash, 1/4 system bus frequency when corresponding SDCSn# is set to SMROM. | | SDCS[2:0]# | 0 | Programmable chip selects (3 ranks). | | SDCKE | 0 | Clock enable for SDRAM. | | SMROMCKE | 0 | Synchronous Mask ROM Clock Enable. This signal must be pulled high if the system is booting from SMROM. | | | | Muxed with GPIO[6]. If ROMSEL and ROMSIZE are configured to boot from Synchronous Mask ROM, SMROMCKE will control the pin out of reset, else GPIO[6] will control the pin out of reset. | 30360D Static Bus Controller #### 3.2 Static Bus Controller The static bus controller provides a general purpose interface to a variety of external peripherals and memory devices. Each of the four static bus chip selects may be programmed to support standard Flash memory, ROM, Page Mode Flash/ ROM, SRAM, I/O peripherals, PCMCIA/Compact Flash devices, or an LCD controller. Because of the similarity of Compact Flash and PCMCIA, references to PCMCIA should be taken as applicable to Compact Flash except where noted. The Au1000 processor allows control of different device types by reconfiguring what control signals chip select n manages based on how the device type field (DTY) is encoded in the mem\_stcfgn register. All device types use the same address and data bus signals, RAD[31:0] and RD[31:0]. Descriptions of all device types are provided in Section 3.2.2 "Static RAM, I/O Device and Flash Device Types" on page 60, Section 3.2.3 "PCMCIA/Compact Flash Device Type" on page 63, and Section 3.2.4 "LCD Controller Device Type" on page A read to the static bus causes a 32-bit access. This can cause a potential problem with volatile devices because a single 16-bit read results in two 16-bit reads on the external bus. Chip selects may be programmed for fixed access times or an external wait signal may be used to provide a variable delay per access. While the static bus controller is a synchronous device internally, no external clock is available to reference the control signals. The internal clock comes from the system bus clock. Configuring the system bus clock determines the internal reference for the static controller and associated timings. #### 3.2.1 **Static Controller Programming Model** The properties of each static controller chip select are determined by a set of registers. All registers in the Static Controller block are located off of the base address shown in Table 3-1 "Memory Controller Block Base Address" on page 43. Table 3-4 shows the registers and offsets for the static bus controller. After modifying the configuration of a chip select, software must issue a **SYNC** instruction before write accesses to the chip select are allowed. | Offset from<br>0x0_1400_0000 (Physical)<br>0x_B400_0000 (KSEG1) | Register Name | Description | |-----------------------------------------------------------------|---------------|-----------------------------------| | 0x1000 | mem_stcfg0 | Configuration for RCS0#. | | 0x1004 | mem_sttime0 | Timing parameters for RCS0#. | | 0x1008 | mem_staddr0 | Address region control for RCS0#. | | 0x1010 | mem_stcfg1 | Configuration for RCS1#. | | 0x1014 | mem_sttime1 | Timing parameters for RCS1#. | | 0x1018 | mem_staddr1 | Address region control for RCS1#. | | 0x1020 | mem_stcfg2 | Configuration for RCS2#. | | 0x1024 | mem_sttime2 | Timing parameters for RCS2#. | | 0x1028 | mem_staddr2 | Address region control for RCS2#. | | 0x1030 | mem_stcfg3 | Configuration for RCS3#. | | 0x1034 | mem_sttime3 | Timing parameters for RCS3#. | | 0x1038 | mem_staddr3 | Address region control for RCS3#. | Table 3-4. Static Bus Controller Configuration Registers mem\_stcfg2 30360D Static Bus Controller ### 3.2.1.1 Static Bus Configuration Registers The static bus configuration registers (**mem\_stcfgn**) configure the basic properties of each chip select. Support is included for static RAM, Flash, ROM, PCMCIA, LCD, and other types of I/O devices. When programming a chip select as an I/O, LCD, or PCMCIA device the address comparison mask will expect an address with the upper nibble set as shown in Table 3-5 "Device Type Encoding" on page 55 for the different device types. The TLB must be set up accordingly to map addresses to the memory region captured by the associated chip select. For example, to configure the TLB for use with an LCD controller, bits 29:26 of CoProcessor register Entry Lo must be 0b1110 (in addition to the other steps necessary to set up the TLB). These bits represent address bits 35:32 of the physical address which must be 0xE in order for the address to match successfully when a chip select is enabled as an LCD device. Since the RAM and Flash have an upper nibble of zero, it is not necessary to use the TLB to access devices set up with these types. | mem | _stc | _ | | | | | | | | | | | | | | | | | | | | | | | | | | • | Offs | et = | 0x1 | 030 | |------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|----|------|------|-----|-----| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | BE | TS | EW | Н | BS | PM | RO | | DTY | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------| | 31:13 | _ | Reserved. Should be cleared. | R | 0 | | 12 | BV | Burst size visible. When this bit is set the burst size for static transfers will be output for chip selects not configured as LCD or PCMCIA. The burst size output is one less than the number of 32-bit words to be transferred. For 16-bit chip selects twice as many beats will occur. The mapping of the burst size to pins is shown in Table 3-6 "Burst Size Mapping" on page 55. | R/W | 0 | | 11 | D5 | This bit is a global attribute and is present only in <b>mem_stcfg0</b> . Divide by 5. Setting this bit will divide the system bus clock by 5 to generate LCLK. When D5 is cleared the system bus clock is divided by 4 to generate LCLK. | R/W | 0 | | | | This bit is a global attribute and is present only in <b>mem_stcfg0</b> . | | | | 10 | AV | Address visible. Setting this bit will place the address for all internal accesses to the system bus on the static address bus. This is intended to be used as a debug aid and should not be used during normal operation as it will increase system power usage. | R/W | 0 | | 9 | BE | This bit is a global attribute and is present only in mem_stcfg0. Endianness. | R/W | 0 | | 9 | | 0 Little Endian 1 Big Endian Program this bit to match the endianness of the processor. This bit should not be set for PCMCIA. | 17/ 44 | U | | 8 | TS | Time scale for chip select timing parameters. | R/W | 0 | | | | 0 Do not scale the timing parameters. | | | | | | Multiply the timing parameters by a factor of four. This option allows for longer access times. | | | Offset = 0x1020 30360D **Static Bus Controller** | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | EW | When the EW bit is set the EWAIT# input is allowed to stretch the bus access time. The EW bit does not apply to chip selects operating in LCD or PCMCIA mode because they have different wait mechanisms. | R/W | 0 | | 6 | Н | Half Bus. Selects the data bus width for the chip select. 0 32-bit bus 1 16-bit bus using bits 15:0 of the data bus. NOTE: The H bit does not apply for PCMCIA and LCD device types and must be cleared for these device types. | R/W | 0, except for<br>mem_stcfg0 where<br>the default value is<br>determined by<br>ROMSEL and<br>ROMSIZE out of<br>reset. See Table 8-<br>1 on page 198. | | 5 | BS | Burst Size for Page Mode Accesses. Selects the burst size for page mode accesses. Valid only in page mode (PM=1). 0 4 beats 1 8 beats | R/W | 0 | | 4 | PM | If the PM bit is set the chip select will operate in page mode. This allows quick access to sequential locations in memory. Page mode applies only to reads. See Section 3.2.5.1 "Page Mode Transfers" on page 71. | R/W | 0 | | 3 | RO | If the RO bit is set the chip select will operate in read only mode. This will inhibit the generation of write cycles to the chip select. Any attempt to write to the address region controlled by a read only chip select will be ignored. | R/W | 0 | | 2:0 | DTY | Device type. Selects the type of device controlled by the static controller chip select. A list of device types and encodings is shown in Table 3-5 "Device Type Encoding". Programming multiple chip selects as LCD or PCMCIA is illegal. Only one of each is supported. | R/W | 0 (SRAM), except<br>for mem_stcfg0<br>where the default<br>value is 3 (Flash). | # Table 3-5. Device Type Encoding | DTY | Chip Select Function | PFN[35:32]<br>(upper nibble of physical address) | Reference | |-----|-----------------------------|--------------------------------------------------|---------------| | 0 | Static RAM | 0x0 | Section 3.2.2 | | 1 | I/O Device | 0xD | Section 3.2.2 | | 2 | PCMCIA Device/Compact Flash | 0xF | Section 3.2.3 | | 3 | Flash Memory | 0x0 | Section 3.2.2 | | 4 | LCD Device | 0xE | Section 3.2.4 | | 5–7 | Reserved | | | # Table 3-6. Burst Size Mapping | Signal | Pin | |---------------|-------| | burst_size[2] | LWR0# | | burst_size[1] | LRD1# | | burst_size[0] | LRD0# | 30360D Static Bus Controller # 3.2.1.2 Static Timing Registers The static timing registers allow software to control the timing of each phase of a static bus access. The names of the timing parameters correspond directly to timing parameters shown on the timing diagrams. All timing parameters are expressed as a number of clock cycles. The base clock frequency is the system bus clock. The actual number of clocks for each timing parameter ( $T_{parameter}$ ) is shown in Table 3-7. Note that the timing behavior for Tcsh is different and is shown in Table 3-8. Table 3-7. Actual Number of Clocks for Timing Parameters (Except Tcsh) | Device Type | TS = 0 | TS = 1 | |-----------------------------|----------------------------|-----------------------------------| | Static RAM, I/O, Flash | T <sub>parameter</sub> + 1 | (4 * T <sub>parameter</sub> ) + 1 | | PCMCIA Device/Compact Flash | T <sub>parameter</sub> + 2 | (4 * T <sub>parameter</sub> ) + 2 | Table 3-8. Actual Number of Clocks for Tcsh | Tcsh Value | TS = 0 | TS = 1 | |------------|--------|--------| | 0000 | 3 | 3 | | 0001 | 3 | 6 | | 0010 | 6 | 12 | | 0011 | 6 | 15 | | 0100 | 6 | 18 | | 0101 | 9 | 24 | | 0110 | 9 | 27 | | 0111 | 9 | 30 | | 1000 | 12 | 36 | | 1001 | 12 | 39 | | 1010 | 12 | 42 | | 1011 | 15 | 48 | | 1100 | 15 | 51 | | 1101 | 15 | 54 | | 1110 | 18 | 60 | | 1111 | 18 | 63 | ### mem\_sttime0 (I/O, Flash, SRAM config) Offset = 0x1004 mem\_sttime1 (I/O, Flash, SRAM config) mem\_sttime2 (I/O, Flash, SRAM config) mem\_sttime3 (I/O, Flash, SRAM config) Offset = 0x1014Offset = 0x1024 Offset = 0x1034 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---| | | | | Twcs | 3 | | To | sh | | | | | | | | Τv | vp | | | | Tc | SW | | | Τp | m | | | | T | a | | | | Def. | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Bits | Name | Description | R/W | Default | |-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------| | 31 | _ | Reserved. Should be cleared. | R | 0 | | 30:28 | Twcs | This field specifies the required chip select hold time after a write pulse. | R/W | 0x3 | | | | See Table 3-7 on page 56 for the actual number of clock cycles. | | | | | | This field applies only to chip selects configured to support Flash memory. For all other modes this timing parameter is one cycle regardless of the value in the Twcs field. | | | | 27:24 | Tcsh | Chip select hold-off. Specifies the minimum number of cycles that the chip select must remain inactive between accesses. The next transaction through the static bus controller is held off until the Tcsh parameter is satisfied. If this next access falls within another chip select's memory region, the new set of timing parameters associated with the controlling chip select take effect once the new transaction begins. | R/W | 0xF | | | | Note that the system bus can arbitrarily extend the time between accesses for internal operations. This can add up to about five additional clocks to the programmed time. | | | | | | See Table 3-8 on page 56 for the actual number of clock cycles. | | | | 23:20 | _ | Reserved. Should be cleared. | R | 0 | | 19:14 | Twp | This field specifies the duration of the write enable. | R/W | 0x3F | | | | See Table 3-7 on page 56 for the actual number of clock cycles. | | | | 13:10 | Tcsw | Chip select to write. Defines the delay from the assertion of chip select until the write strobe and byte enables are asserted. | R/W | 0xF | | | | See Table 3-7 on page 56 for the actual number of clock cycles. | | | | 9:6 | Tpm | This field determines the number of cycles required from a burst address change until read data is valid if the PM bit is set in the mem_stcfgn register. | R/W | 0xF | | | | See Table 3-7 on page 56 for the actual number of clock cycles. | | | | | | Ta determines the access time for the <i>first</i> beat of each burst. | | | | 5:0 | Та | The Ta parameter determines the number of cycles required for the assertion of the chip select. | R/W | 0x3F, except for mem_sttime0 | | | | For page mode accesses Ta determines the access time up to the first beat of each burst, or the first beat after a page mode wrap. | | where the default value is 0x1D. | | | | See Table 3-7 on page 56 for the actual number of clock cycles. | | | 30360D Static Bus Controller # mem\_sttime0 (LCD, PCMCIA config) Offset = 0x1004 | Bit | : 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|---|---|---|---|------|---|---|---|---| | | Tmst Tmsu | | | | | | | | | | | | | | | Tm | nih | | | | | Ti | st | | | | | Tisu | | | | | | Def. | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | mem\_sttime1 (LCD, PCMCIA config) mem\_sttime2 (LCD, PCMCIA config) mem\_sttime3 (LCD, PCMCIA config) Offset = 0x1014 Offset = 0x1024 Offset = 0x1034 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|-----|----|----|----|---|----|----|---|---|---|---|------|---|---| | | Tmst | | | | | | | | | | • | Tmsı | J | | | | | Tn | nih | | | | | Ti | st | | | | | Tisu | | | | Def. | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Bits | Name | Description | R/W | Default | |-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------| | 31:24 | Tmst | This field specifies the strobe width during memory accesses to PCMCIA or LCD chip selects. | R/W | 0xFF | | | | The timing duration depends on the time-scale option mem_stcfg <i>n</i> [TS]: | | | | | | When TS=0, (Tmst + 2) is the number of cycles to the end of the strobe; however, the read occurs at (Tmst + 1). | | | | | | When TS=1, [(4 * Tmst) + 2] is the number of cycles to the end of the strobe; however, the read occurs at [(4 * Tmst) + 1]. | | | | 23:17 | Tmsu | This field specifies the setup time from chip select to strobe during memory accesses to PCMCIA or LCD chip selects. | R/W | 0x7F | | | | See Table 3-7 on page 56 for the actual number of clock cycles. | | | | 16:11 | Tmih | This field specifies the hold time for address, data, and chip selects from the end of the strobe for both memory and I/O cycles to PCMCIA or LCD chip selects. | R/W | 0x3F | | | | See Table 3-7 on page 56 for the actual number of clock cycles. | | | | 10:5 | Tist | This field specifies the strobe width for I/O accesses for a chip select configured for PCMCIA. | R/W | 0x3F, except for mem_sttime0 | | | | This is a don't care for LCD timing diagram. | | where the default | | | | The timing duration depends on the time-scale option mem_stcfg <i>n</i> [TS]: | | value is 0x3E. | | | | When TS=0, (Tmst + 2) is the number of cycles to the end of the strobe; however, the read occurs at (Tmst + 1). | | | | | | When TS=1, [(4 * Tmst) + 2] is the number of cycles to the end of the strobe; however, the read occurs at [(4 * Tmst) + 1]. | | | | 4:0 | Tisu | This field specifies the setup time from chip select to strobe during I/O accesses for PCMCIA. | R/W | 0x1F, except for mem_sttime0 | | | | This is a don't care for LCD timing diagram. | | where the default | | | | See Table 3-7 on page 56 for the actual number of clock cycles. | | value is 0x1D. | Static Bus Controller 30360D AMD ### 3.2.1.3 Static Chip Select Address Configuration Registers (mem\_staddrn) The static memory chip-select address configuration registers (**mem\_staddr***n*) assign an address range for each chip select. As shown below, each register contains a base address, an address comparison mask, and an enable bit. ### mem\_staddr0 - RCS0# Address Configuration Offset = 0x1008 Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | DIL | . 31 | 30 | 29 | 20 | 21 | 20 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 10 | 17 | 10 | 13 | 14 | 13 | 12 | 1.1 | 10 | 9 | О | , | O | 5 | 4 | 3 | _ | | U | |------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|-----|------|---|---|---|---|---|---| | | | | | Е | | | | | | | CS | BA | | | | | | | | | | | | ( | CSM | IASK | < | | | | | | | Def. | 0 | 0 | 0 | Rs | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | mem\_staddr1 - RCS1# Address Configuration mem\_staddr2 - RCS2# Address Configuration mem\_staddr3 - RCS3# Address Configuration Offset = 0x1018 Offset = 0x1028 Offset = 0x1038 | Bits | Name | Description | R/W | Default | |-------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------| | 31:29 | _ | Reserved. Should be cleared. | R | 0 | | 28 | E | <ul><li>Enable.</li><li>0 Chip select is disabled.</li><li>1 Chip select is enabled.</li></ul> | R/W | 0, except for mem_staddr0 (Note 1) | | 27:14 | CSBA | Chip select base address. Specifies bits 31:18 of the physical base address for this chip select. The upper nibble of the chip select address is determined by the device type selected in <b>mem_stcfg</b> n[DTY]. The lower bits of the base address are zeros. | R/W | 0x3FFF, except<br>for mem_staddr0<br>where the default<br>value is 0x7F0. | | 13:0 | CSMASK | Chip select address mask. Specifies bits 31:18 of the address comparison mask used to decode this chip select. (The upper nibble of the address comparison mask is determined by mem_stcfgn[DTY]. The lower bits of the mask are zeros.) | R/W | 0x3FFF | Note 1. The enable (E) bits for chip selects RCS1#, RCS2#, and RCS3# are automatically cleared (disabled) coming out of a runtime or hardware reset. For RCS0#, however, the reset value of the E bit depends on ROMSEL: Holding ROMSEL low indicates that ROM should be used for the boot vector (and RCS0#'s E bit is set); otherwise, RCS0# is disabled. See also Section 8.3 "Boot" on page 198. Once enabled, a chip select is asserted when the following condition is met: (phys\_addr & addr\_mask) == base\_addr where: phys\_addr: 36-bit physical address output on the internal system bus (from the TLB for memory-mapped regions) addr\_mask: address comparison mask taken from CSMASK base\_addr: chip select base address taken from CSBA Note that chip select regions must be programmed so that each chip select occupies a unique area of the physical address space. Programming overlapping chip select regions results in undefined operation. 30360D Static Bus Controller ### 3.2.2 Static RAM, I/O Device and Flash Device Types This section describes the static RAM interface which is implemented when the device type (**mem\_stcfg***n*[DTY]) is programmed to 0, 1 or 3. (See Section 3.2.1.1 "Static Bus Configuration Registers" on page 54.) The static RAM, I/O device and Flash device types are all similar. The I/O device type is identical to the static RAM type except that it expects the upper nibble of the system address (bits 35:32) to be 0xD. The only difference between the Flash device type and the static RAM device type is that the Flash timing allows for a chip select hold time after a write pulse using **mem\_sttime**n[Twcs]. Other than these differences, the static RAM, I/O device and Flash device types share the same timing and control signals. The control signals are shown in Table 3-9. | Signal | Input/<br>Output | Description | |------------|------------------|--------------------------------------------------------------------------------------------| | RAD[31:0] | 0 | Address bus | | RD[31:0] | Ю | Data bus | | RBEN[3:0]# | 0 | Byte enables: | | | | RBEN0# corresponds to RD[7:0]. | | | | RBEN1# is for RD[15:8]. | | | | RBEN2# is for RD[23:16]. | | | | RBEN3# is for RD[31:24]. | | RWE# | 0 | Write enable | | ROE# | 0 | Output enable | | RCS[3:0]# | 0 | Programmable Chip Selects (4 banks). RCSn# is not used when configured as a PCMCIA device. | | EWAIT# | I | Can be used to stretch the bus access time when enabled through <b>mem_stcfg</b> n[EW]. | Table 3-9. Static RAM, I/O Device and Flash Control Signals ### 3.2.2.1 Static Memory Timing The following figures show static memory timing. Figure 3-4 on page 61 illustrates static memory read timing, and Figure 3-6 on page 62 illustrates static memory write timing. The EWAIT# timing diagrams are presented to show how EWAIT# will hold the cycle past Ta for reads and Twp for writes. Setup, hold, and delay timing specifications (electrical switching characteristics) are presented in Section 11.0 "Electrical and Thermal Specifications" on page 234. (See Section 11.4.2 "Static Bus Controller Timing" on page 240.) Timing parameters do not take into account system bus overhead which may add inter-access delays. These delays are dependent on system design and are affected by the number of bus masters and the ability of other devices to hold the bus. Static Bus Controller 30360D AMD # **Read Timing** Read accesses to the static bus always retrieve 32-bits of data. As such, all four byte enables are asserted during the 32-bit access or the two 16-bit beats. The control signals (RCSn#, ROE#, and RBEN[1:0]#) span both accesses. The only signal that changes state to indicate the start of the second beat is RADDR[1]. Figure 3-4. Static Memory Read Timing (Single Read Followed by Burst) Figure 3-5. Static Memory Read EWAIT# Timing 30360D **Static Bus Controller** # **Write Timing** The timing diagrams below show the static bus write timing for I/O and SRAM device types. Figure 3-6 shows a single 32bit write on a 32-bit chip select. Figure 3-6. Static Memory Write Timing Figure 3-7. Static Memory Write EWAIT# Timing Static Bus Controller 30360D AMD # 3.2.3 PCMCIA/Compact Flash Device Type Because of the similarity of Compact Flash and PCMCIA, references to PCMCIA should be taken as applicable to Compact Flash except where noted. The PCMCIA peripheral is designed to the PCMCIA2.1 specification—but only for the bus transactions as described in this section. The Au1000 processor provides a PCMCIA host adapter when the device type is programmed for PCMCIA. The static controller interface provides the required bus signals necessary to control a PCMCIA interface. Auxiliary signals, such as card detect and voltage sense, can be implemented with GPIOs if desired. The PCMCIA host interface adapter will support memory, attribute and I/O transactions. External logic can be added to support DMA transfers. The Au1000 processor supports only 8- and 16-bit load and store instructions (byte and halfword instructions) to PCMCIA devices. 32-bit accesses are not supported. The PCMCIA interface provides control signals defined for PCMCIA devices. If two devices are required then external logic must be added to allow for both cards to share the bus. Note that when a chip select is programmed as a PCMCIA device that the associated RCSn# is not used. The PCMCIA interface occupies a 36-bit address space with the upper 4 bits equal to 0xF. The TLB is required to generate addresses that will activate a chip select with a device type of "PCMCIA". I/O, Memory and Attribute spaces are differentiated by addr[31:30]. Table 3-10 shows the mapping. | Physical Address | PCMCIA Mapping | |------------------|------------------| | 0xF_0xxx_xxxx | I/O | | 0xF_4xxx_xxxx | Attribute Memory | | 0xF_8xxx_xxxx | Memory | Table 3-10. PCMCIA Memory Mapping Note: Each of the PCMCIA physical address spaces have a maximum size of 64 MBytes. Any access beyond the 64-MByte space will alias back into the defined region. Table 3-11 enumerates the signals to support the PCMCIA interface. Table 3-11. PCMCIA Interface Signals | Signal | Input/<br>Output | Description | |-----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RAD[31:0] | 0 | Address bus. | | RD[15:0] | 10 | Data bus. | | PREG# | 0 | When this signal is asserted card access is limited to attribute memory when a memory access occurs and to I/O ports when an I/O access occurs. | | PCE[2:1]# | 0 | Card Enables. | | POE# | 0 | Memory Output Enable. | | PWE# | 0 | Memory Write Enable. | | PIOR# | 0 | I/O Read Cycle Indication. | | PIOW# | 0 | I/O Write Cycle Indication. | | PWAIT# | I | This signal is asserted by the card to delay completion of a pending cycle. Note that this signal should be tied high through a resistor when the PCMCIA interface is not used. | | PIOS16# | I | 16-bit port select. Note that this signal should be tied high through a resistor when the PCMCIA interface is not used. | 30360D Static Bus Controller Table 3-11. PCMCIA Interface Signals (Continued) | Signal | Input/<br>Output | Description | |--------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ROE# | 0 | Output Enable. This output enable is intended to be used as a data transceiver control. During a PCMCIA transaction, ROE# remains asserted (low) as configured in the timing registers (mem_sttimen) for reads and negated (high) for writes. | Figure 3-8 and Figure 3-9 on page 65 show a one and two card PCMCIA implementation. For the two card implementation RAD26 is used as a card select signal. Both figures assume that the PCMCIA card can be hot swapped at any time—note the use of isolation buffers on the shared bus. If the card is fixed in the system much of the interface logic can be removed. A Compact Flash implementation is very similar to the PCMCIA implementation except that the number of address lines used is fewer. Figure 3-8. One Card PCMCIA Interface Figure 3-9. Two Card PCMCIA Interface 30360D Static Bus Controller # 3.2.3.1 PCMCIA/CompactFlash Interface The figures on the following pages illustrate the functional timing of the PCMCIA interface, including memory read timing, memory write timing, I/O read timing, and I/O write timing. The PWAIT# timing diagrams are presented to show how PWAIT# will hold the cycle past Tmst for memory reads and writes and Tist for I/O reads and writes. Setup and hold time requirements are presented in Section 11.4.2 "Static Bus Controller Timing" on page 240. Figure 3-10. PCMCIA Memory Read Timing Figure 3-11. PCMCIA Memory Read PWAIT# Timing Static Bus Controller 30360D AMD Figure 3-12. PCMCIA Memory Write Timing Figure 3-13. PCMCIA Memory Write PWAIT# Timing Figure 3-14. PCMCIA I/O Read Timing Figure 3-15. PCMCIA I/O Read PWAIT# Timing Figure 3-16. PCMCIA I/O Write Timing Figure 3-17. PCMCIA I/O Write PWAIT# Timing Static Bus Controller 30360D AMD # 3.2.4 LCD Controller Device Type The Au1000 processor provides a LCD controller host adapter when the device type is programmed for an LCD. The static controller interface provides the bus signals necessary to interface to most LCD controllers. A dedicated clock LCLK is provided for the LCD interface. The LCLK rate is the system bus rate divided by a factor programmed in **mem\_stcfg0**[D5]; see Section 3.2 "Static Bus Controller" on page 53. The Au1000 supports only 8- and 16-bit load and store instructions (byte and halfword instructions) to the LCD controller interface; 32-bit accesses are not supported. The LCD controller occupies 36 bit address space with the upper 4 bits equal to 0xE. The MMU is required to generate addresses that will generate a chip select with a device type of "LCD". Table 3-12 lists the control signals to support the LCD controller. Table 3-12. LCD Controller Interface Signals | Signal | Input/Output | Description | |-----------|--------------|------------------| | RAD[31:0] | 0 | Address bus | | RD[15:0] | Ю | Data bus | | RCS[3:0]# | 0 | Chip Selects | | LCLK | 0 | Interface Clock | | LWAIT# | I | Extend Cycle | | LRD[1:0]# | 0 | Read Indicators | | LWR[1:0]# | 0 | Write Indicators | 30360D Static Bus Controller # 3.2.4.1 LCD Controller Interface Timing The following figures shows the LCD timing. The LWAIT# timing diagrams are presented to show how LWAIT# will hold the cycle past Tmst for memory reads and writes and Tist for I/O reads and writes. LWAIT# timing requirements as well as setup and hold times are presented in Section 11.4.2 "Static Bus Controller Timing" on page 240. Figure 3-18. LCD Controller Timing Figure 3-19. LCD Read LWAIT# Timing Figure 3-20. LCD Write LWAIT# Timing 30360D Static Bus Controller #### 3.2.5 Static Bus Controller Programming Considerations #### 3.2.5.1 **Page Mode Transfers** The static bus controller provides a page mode for quick read access to sequential locations in memory. Setting mem\_stcfgn[PM] selects page mode operation for the chip select. The burst size (4 or 8 beats) for page mode transfers is programmed in mem\_stcfgn[BS]. Depending on the speed of the external memory device, the system designer can adjust two timing parameters in mem\_sttimen for page mode transfers: - Ta is the time from chip select assertion to the first beat of valid data. Ta is the time required for the initial access to a peripheral device. Ta must allow time for the peripheral device to load its read buffer or activate the next page. Note that the page size depends on the peripheral device. - Tpm is the time between beats. Figure 3-4 "Static Memory Read Timing (Single Read Followed by Burst)" on page 61 shows an example page mode read with the timing parameters Ta and Tpm. The static bus controller does not check for page boundaries during page mode reads. The addressing is sequential regardless of alignment. An access which crosses a page boundary may return invalid data if Tpm does not allow enough time for the external memory device to update its read buffer or activate the next page. If the system designer cannot ensure adequate address alignment to avoid crossing page boundaries, Tpm must be long enough to accommodate potential page updates. In general, page-boundary timing issues do not arise for instruction fetches because they are always accessed first-wordfirst and therefore are properly aligned. Data fetches, however, may have page-boundary timing issues because they are accessed critical-word-first. Note that EWAIT# can delay only the start of the burst (extend the Ta timing). That is, EWAIT# cannot be used to account for varying timing between beats (extend the Tpm timing) that may occur even for transfers within a page. ### Halfword Ordering and 16-bit Chip Selects Because the static bus controller is not aware of the endian mode of the Au1 core, potential halfword swapping conflicts can arise. Upon reset, chip selects default to little-endian byte ordering (mem\_stcfg[BE] = 0). Figure 3-21 shows the data formats for the 32-bit system bus and for a little-endian 16-bit chip select. Figure 3-21. 16-Bit Chip Select Little-Endian Data Format (Default) When a 16-bit chip select is in little-endian mode, the static bus controller accesses the least-significant halfword CD at physical offset 0 and accesses the most-significant halfword AB at physical offset 2. When the Au1 core is also in littleendian mode, the requested Au1 core offsets match the physical offsets of the 16-bit device. That is, the static bus controller and the Au1 core have the same view of memory. However, when the processor core is in big-endian mode, the default ordering of the static bus controller effectively reverses the ordering of the halfwords from what the big-endian Au1 core expects, as shown in Figure 3-22. 30360D Static Bus Controller Figure 3-22. Big-Endian Au1 Core and Little-Endian 16-Bit Chip Select For RAM memories, the halfword swapping has no side-effects because reads and writes are consistent. However, for ROM, Flash memories, and peripherals, be aware of the following side effects: - For ROM and Flash, the memory contents are halfword-swapped throughout the entire 16-bit device memory. - For Flash and peripherals, the programming register offsets are also halfword-swapped. To prevent halfword swapping, configure the chip select for big-endian mode (**mem\_stcfg**[BE] = 1) before accessing the memory. (If booting from static memory, see Section 8.3.1 "Endianness and 16-Bit Static Bus Boot" on page 198.) The static bus controller inverts RAD1 for transfers on 16-bit chip selects in big-endian mode, as shown in Figure 3-23. Figure 3-23. Big-Endian Au1 Core and Big-Endian 16-Bit Chip Select DMA Controller 30360D AMD # **DMA Controller** The Au1000 processor contains an eight-channel DMA controller. Each channel is capable of transferring data between memory and any of the integrated peripherals or between memory and a memory-mapped FIFO through the Static Controller using a GPIO as a request. Note that memory-to-memory transfers are not supported by the DMA controller. That is, one side of the DMA transfer must have an incrementing address (memory buffer), while the other side must have a *fixed* address (FIFO). GPIO[4] and GPIO[5] can be programmed to act as external DMA request signals. When configured for this special system function, the pins are labeled as follows: - GPIO[4] becomes DMA\_REQ0. - GPIO[5] becomes DMA REQ1. See Section 4.2, "Using GPIO as External DMA Requests (DMA\_REQn)" to configure these GPIO signals to act as DMA requests. # 4.1 DMA Configuration Registers Each channel of the DMA is configured by a register block. A channel register block contains seven registers. The 36-bit physical base address of the register block for each channel is shown in Table 4-1. | DMA Channel | Physical Base Address | KSEG1 Base Address | Priority | |-------------|-----------------------|--------------------|-------------| | dma0 | 0x0_1400_2000 | 0x_B400_2000 | 0 (highest) | | dma1 | 0x0_1400_2100 | 0x_B400_2100 | 1 | | dma2 | 0x0_1400_2200 | 0x_B400_2200 | 2 | | dma3 | 0x0_1400_2300 | 0x_B400_2300 | 3 | | dma4 | 0x0_1400_2400 | 0x_B400_2400 | 4 | | dma5 | 0x0_1400_2500 | 0x_B400_2500 | 5 | | dma6 | 0x0_1400_2600 | 0x_B400_2600 | 6 | | dma7 | 0x0_1400_2700 | 0x_B400_2700 | 7 (lowest) | Table 4-1. DMA Channel Base Addresses Each register block contains the registers shown in Table 4-2. Table 4-2. DMA Channel Configuration Registers | Offset | Register Name | Description | |--------|---------------|---------------------------------------------------------| | 0x0000 | dma_moderead | Read channel mode register | | 0x0000 | dma_modeset | Set bits in channel mode register | | 0x0004 | dma_modeclr | Clear bits in channel mode register | | 0x0008 | dma_peraddr | Address of peripheral FIFO | | 0x000C | dma_buf0addr | Starting address of buffer 0 | | 0x0010 | dma_buf0size | Transfer size and remaining transfer count for buffer 0 | | 0x0014 | dma_buf1addr | Starting address of buffer 1 | | 0x0018 | dma_buf1size | Transfer Size and remaining transfer count for buffer 1 | Table 4-3 shows the different peripherals that are capable of DMA. The device ID, transfer size, and transfer width (device FIFO width) are configurable fields in the **dma\_mode** register. The FIFO address is a physical address whose address should be programmed in the **dma\_peraddr** register and in the DAH field of the **dma\_mode** register. Enabling multiple DMA channels with the same device ID is undefined. Table 4-3. Peripheral Addresses and Selectors | Peripheral Device | Device ID | Transfer Size | Device FIFO<br>Width | FIFO Physical<br>Address | |--------------------------------|-----------|---------------|----------------------|--------------------------| | UART 0 Transmit | 0 | Programmable | 8 | 0x0_1110_0004 | | UART 0 Receive | 1 | Programmable | 8 | 0x0_1110_0000 | | DMA_REQ0 (GPIO[4]) | 2 | Programmable | Programmable | programmable | | DMA_REQ1 (GPIO[5]) | 3 | Programmable | Programmable | programmable | | AC97 Transmit | 4 | 4 | 16 | 0x0_1000_0008 | | AC97 Receive | 5 | 4 | 16 | 0x0_1000_0008 | | UART3 Transmit | 6 | Programmable | 8 | 0x0_1140_0004 | | UART3 Receive | 7 | Programmable | 8 | 0x0_1140_0000 | | USB Device Endpoint 0 Receive | 8 | 4 | 8 | 0x0_1020_0000 | | USB Device Endpoint 0 Transmit | 9 | 4 | 8 | 0x0_1020_0004 | | USB Device Endpoint 1 Transmit | 10 | 4 | 8 | 0x0_1020_0008 | | USB Device Endpoint 2 Transmit | 11 | 4 | 8 | 0x0_1020_000C | | USB Device Endpoint 3 Receive | 12 | 4 | 8 | 0x0_1020_0010 | | USB Device Endpoint 4 Receive | 13 | 4 | 8 | 0x0_1020_0014 | | I <sup>2</sup> S Transmit | 14 | 4 | Programmable | 0x0_1100_000 | | I <sup>2</sup> S Receive | 15 | 4 | Programmable | 0x0_1100_0000 | **DMA Controller** 30360D #### 4.1.1 **DMA Channel Mode Registers** Each DMA channel is controlled by a mode register. The current value of the register can be read from the dma\_moderead register but can not be set to an arbitrary value in a single operation. Instead, the configuration register is controlled by two registers: dma\_modeset and dma\_modeclr. - The dma\_modeset register sets bits in the channel mode register when the corresponding bit is written as a one. (Bits written as zero do not affect the corresponding mode bit.) - The dma modeclr register clears bits in the channel mode register when the corresponding bit is written as a one. (Bits written as zero do not affect the corresponding mode bit.) The Au1000 processor has been designed to simplify the DMA control process by removing the need for a semaphore to control access to the registers. This is because there is no need to read, modify, write, as there are separate registers for setting and clearing a bit. In this way a function can freely manipulate the DMA channels associated with that function. An arbitrary value may be written to a field within the register with the following sequence: dma\_modeset = new\_value & field\_mask; dma\_modeclr = ~new\_value & field\_mask; The Transfer Size and Device Width fields must be programmed to match the FIFO of the peripheral chosen with the DID field according to Table 4-3. For the UART FIFOs the transfer size is programmable. It is the programmers responsibility to insure that the Transfer Size matches the trigger depth set in the UART FIFO control register. See Section 6.7 "UART Interfaces" on page 151 for more information. For the I<sup>2</sup>S FIFOs the transfer width is programmable. It is the programmers responsibility to insure that the Transfer Width field matches the word size in the I<sup>2</sup>S configuration register and that memory is packed accordingly. See Section 6.6 "I2S Controller" on page 146 for more information. For external DMA using GPIO signals as requests (DMA\_REQn), the system designer must ensure that the Transfer Size and Device Width match the external FIFO and that memory is packed accordingly. Note that before issuing a DMA request, the receiving or transmitting FIFO must be prepared to complete a full transaction (4 or 8 datums, depending on dma\_mode[TS]) without risking overflow or underflow. # dma\_moderead - Read DMA Mode Register Offset = 0x0000 dma\_modeset - Set DMA Mode Register Offset = 0x0000 #### dma modecir - Clear DMA Mode Register Offset = 0x0004 | Bits | Name | Description | R/W | Default | |-------|------|----------------------------------------------------------------------------------------------------|-----|---------| | 31:24 | _ | Reserved. Should be cleared. | R | 0 | | 23:20 | DAH | Device Address High. Provides the most significant 4 bits of physical device address. | R/W | 0 | | 19:16 | DID | Device ID. Identifies the peripheral device to act as source or destination; see Table 4-3. | R/W | 0 | | 15:14 | _ | Reserved. Should be cleared. | R | 0 | | 13 | BE | Big Endian. | R/W | 0 | | | | 0 Little Endian byte order | | | | | | 1 Big Endian byte order | | | | 12 | DR | Device Read. | R/W | 0 | | | | Data is transferred from memory to device. | | | | | | 1 Data is transferred from device to memory. | | | | 11 | TS | Transfer Size. Number of datums transferred per transaction. The device width is programmed in DW. | R/W | 0 | | | | 0 4 datums. (Valid for all device widths.) | | | | | | 1 8 datums. (Valid for 8-bit and 16-bit device widths only.) | | | | Bits | Name | Description | R/W | Default | |------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 10:9 | DW | Device FIFO Width. | RW | 0 | | | | 00 Transfer width is 8 bits. | | | | | | 01 Transfer width is 16 bits. | | | | | | 10 Transfer width is 32 bits. (Not valid for TS=1.) | | | | | | 11 Reserved | | | | 8 | NC | Not Coherent. | R/W | 0 | | | | 0 Memory reads and writes are marked coherent on the system bus. | | | | | | Memory reads and writes are marked non coherent on the system bus. | | | | | | For more information on coherency see Section 2.8.2 "SBUS Coherency Model" on page 41 for more information on coherency. | | | | 7 | IE | Interrupt Enable. | R/W | 0 | | | | 0 No interrupts will be generated. | | | | | | 1 Interrupts are generated when either D1 or D0 is set. | | | | 6 | Н | Channel Halted. | R | 0 | | | | 0 Channel is active. | | | | | | 1 Channel is halted. | | | | | | This bit should be used to determine if the channel has been halted after the G bit has been cleared. | | | | 5 | G | Channel Go. Setting the channel go bit enables the channel. When this bit is cleared the DMA controller does not arbitrate for this channel regardless of the state of the buffer enable bits. When the go bit is cleared by software the channel configuration should not be modified until the DMA controller sets the halt bit to indicate that the channel is inactive and therefore safe to be reconfigured. | R/W | 0 | | 4 | AB | Active Buffer. | R | 0 | | | | 0 Buffer 0 is currently in use by the DMA. | | | | | | 1 Buffer 1 is currently in use by the DMA. | | | | | | This field can be read to determine what buffer the DMA will service next if there is not a DMA transaction in progress. During a DMA transaction this bit will reflect the buffer currently being used. | | | | | | Note that the DMA alternates between the two buffers. In other words, it is not possible to only use one buffer, DMA transactions must be switched between each buffer. | | | | 3 | D1 | Done 1. The D1 bit is set by the DMA controller to indicate that a transfer to or from buffer 1 is complete. This bit must be cleared by the processor. | R/W | 0 | | 2 | BE1 | The BE1 bit enables buffer 1. This bit is set by the processor and cleared by the DMA controller when the buffer has been filled or emptied. This bit may be cleared by the processor only when the H bit is set. | R/W | 0 | | 1 | D0 | Done 0. The D0 bit is set by the DMA controller to indicate that a transfer to or from buffer 0 is complete. This bit must be cleared by the processor. | R/W | 0 | | 0 | BE0 | The BE0 bit enables buffer 0. This bit is set by the processor and cleared by the DMA controller when the buffer has been filled or emptied. This bit may be cleared by the processor only when the H bit is set. | R/W | 0 | ## 4.1.2 DMA Peripheral Device Address The peripheral device address register contains a pointer to the peripheral FIFO to be used as a source or destination. Software is responsible for matching the peripheral address to the correct value of the Device ID (DID) field in the mode register. The correspondence between FIFO address and DID values is shown in Table 4-3. The physical address of the FIFO must be used. The DAH field from the **dma\_mode** register is used as the most significant four bits of the FIFO physical address. | Bits | Name | Description | R/W | Default | |------|------|--------------------------|-----|---------| | 31:0 | ADDR | Peripheral FIFO address. | R/W | 0 | # 4.1.3 DMA Buffer Starting Address Registers Each DMA channel has two buffers, labeled buffer0 and buffer1. The starting address of each buffer should be written to the **dma\_buf0addr** and **dma\_buf0addr** registers respectively. The starting address must be cache line (32 bytes) aligned. The 4 most significant bits of the buffer address are held in the *BAH* field of the **dma\_buf0size** and **dma\_buf1size** registers. The starting address must explicitly be written before each DMA transaction, even if the address has not changed from the previous, as **dma bufnaddr** will change during the DMA transaction. Note that the DMA alternates between the two buffers. In other words, it is not possible to use only one buffer—DMA transactions must be switched between each buffer. The AB bit in the **dma\_mode** register can be used to determine the active buffer. | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------|-----|---------| | 31:0 | ADDR | Lower 32 bits of the physical starting address of the DMA memory buffer. | R/W | 0 | 30360D DMA Controller # 4.1.4 DMA Channel Buffer Size Registers The size of each DMA buffer is given by the **dma\_buf0size** and **dma\_buf1size** registers. The buffer size registers also contributes the most significant four bits of the buffer physical address. This register should be programmed with the block size of the buffer in datums. While a DMA transaction is in progress, it indicates the number of datums remaining in the transfer. Note that the DMA alternates between the two buffers. In other words, it is not possible to only use one buffer, DMA transactions must be switched between each buffer. The active-buffer bit **dma\_mode**[AB] can be used to determine which buffer is active at a given time. | Bits | Name | Description | R/W | Default | |-------|------|----------------------------------------------------------------------------------------------------|-----|---------| | 31:20 | _ | Reserved. Should be cleared. | R/W | 0 | | 19:16 | ВАН | Buffer Address High. Provides the 4 most significant bits of the buffer address. | R/W | 0 | | 15:0 | SIZE | Buffer Size and Count Remaining. Indicates the number of datums remaining in the current transfer. | R/W | 0 | # 4.2 Using GPIO as External DMA Requests (DMA\_REQ*n*) To use GPIO[4] or GPIO[5] as an external DMA request (DMA\_REQn) follow these steps: - 1) Write the **sys\_pininputen** to enable the GPIO to be used as an input. See Section 7.3 "General Purpose I/O and Pin Functionality" on page 183 for more information. - 2) TRI-STATE the GPIO to make it an input through the **sys\_triout** register. See Section 7.3 "General Purpose I/O and Pin Functionality" on page 183 for more information. - Set the dma\_peraddr register to point to the external device data port. The Static Bus Controller must be configured correctly to recognize this address. - 4) Program the mode register to match the direction of transfer and peripheral attributes. The DMA\_REQ*n* signal must be driven high to request a DMA transfer and must remain high until the DMA transaction is started. Once started, the DMA transaction continues until finished regardless of the DMA request signal state. A DMA transaction refers to a DMA transfer of one transfer size as defined in the DMA mode register (**dma\_mode**[TS]). DMA\_REQ*n* should be tied to the external FIFO threshold indicator. In this way the DMA\_REQ*n* signal asserts when the FIFO threshold is reached and remains asserted until the FIFO fills or empties past the threshold (after the DMA transaction starts). DMA\_REQ*n* should then negate after the FIFO threshold is met from the opposite direction (approaches full for a transmit or approaches empty for a read). The threshold should be designed such that a complete DMA transaction (4 or 8 datums) can occur without risking overflow or underflow. # 4.3 Programming Considerations The following pseudo code is for setting up and servicing a DMA channel: ``` SetupDMA() { Make sure interrupts are enabled globally (CPO Reg 12, bit 0) Enable interrupt controller for this DMA channel, high/level Program the DMA controller { dma_modeclr = 0xFFFFFFF dma_buf0size = buffer size (up to 65535) dma_buf1size = buffer size (up to 65535) dma_peraddr = Address of peripheral FIFO dma_buf0addr = physical base address of buffer dma_bufladdr = physical base address of next buffer Write the dma_modeset register { Enable interrupt Enable both buffers Set endianness Set data width, 8-bit, 16-bit, 32-bit Set Device ID Set transfer size, 4-datum burst, 8-datum burst Set coherency = 0 (memory is coherent) Set go = 1 } } InterruptHandler() { Note: This routine assumes it is called from context save/ restore routine at 0x80000200. Check for hardware interrupt from interrupt controller 0, request 0: (CPO Reg 13, bit 10) = 1 Read interrupt controller 0 ic_req0int (interrupt status) and check if source is from this DMA channel, bits[13:6] if it is this DMA channel { Check dma_moderead to see which buffer is done: D0 or D1 if (D0 is set) { write dma_modeclr bit D0 = 1 to clear interrupt if there is another buffer to send { dma_buf0addr = physical base address of buffer dma_buf0size = buffer size (up to 65535) write dma_modeset bit BE0 = 1 to enable buffer } } if (D1 is set) { write dma_modeclr bit D1 = 1 to clear interrupt if there is another buffer to send { dma_bufladdr = physical base address of buffer dma_buf1size = buffer size (up to 65535) write dma_modeset bit BE1 = 1 to enable buffer } Issue sync ``` **DMA Controller** Interrupt Controller 30360D AMD # Interrupt Controller There are two interrupt controllers in the Au1000 processor. Each interrupt controller supports 32 interrupt sources. Interrupts can generate a signal to bring the Au1000 processor out of an IDLE0 or IDLE1 state and generate a CPU interrupt. Each interrupt controller has two outputs referred to as requests 0 and 1. Each of these outputs are connected to the CPU core. See Section 2.5 "Exceptions" on page 25 for a complete Au1000 processor interrupt architecture discussion. Table 5-1 shows the interrupt controller connections to the CPU. Table 5-1. Interrupt Controller Connections to the CPU | Interrupt Source | CP0 Cause Register Bit | |---------------------------------------------------|------------------------| | Interrupt Controller 0:<br>Request 0<br>Request 1 | 10<br>11 | | Interrupt Controller 1: Request 0 Request 1 | 12<br>13 | # 5.1 Interrupt Controller Sources Table 5-2 on page 82 shows the mapping of interrupt sources for Interrupt Controller 0 and 1. As shown, interrupt controller 1 sources are a linear mapping of the 32 GPIOs. Care should be taken to select the correct interrupt type (level or edge triggered) so that an interrupt is not missed. In general, level interrupts are chosen when multiple sources from a single peripheral might cause an interrupt. In this way the programmer will not miss a subsequent interrupt from a particular source while servicing the previous one. Edge triggered interrupts can be used when there is only a single source for an interrupt. Edge triggered interrupts must be used when an interrupt is caused by an internal event and not tied to a register bit where it is latched and held until cleared by the programmer. Details about the interrupt sources can be found in the respective peripheral sections. **Table 5-2. Interrupt Sources** | Controller | Interrupt Number | Source | Туре | |------------|------------------|------------------------------|---------------------| | 0 | 0 | UART0 | High Level | | 0 | 1 | UART1 | High Level | | 0 | 2 | UART2 | High Level | | 0 | 3 | UART3 | High Level | | 0 | 4 | SSI0 | High Level | | 0 | 5 | SSI1 | High Level | | 0 | 6 | DMA0 | High Level | | 0 | 7 | DMA1 | High Level | | 0 | 8 | DMA2 | High Level | | 0 | 9 | DMA3 | High Level | | 0 | 10 | DMA4 | High Level | | 0 | 11 | DMA5 | High Level | | 0 | 12 | DMA6 | High Level | | 0 | 13 | DMA7 | High Level | | 0 | 14 | TOY (tick) | Rising Edge | | 0 | 15 | TOY Match 0 | Rising Edge | | 0 | 16 | TOY Match 1 | Rising Edge | | 0 | 17 | TOY Match 2 | Rising Edge | | 0 | 18 | RTC (tick) | Rising Edge | | 0 | 19 | RTC Match 0 | Rising Edge | | 0 | 20 | RTC Match 1 | Rising Edge | | 0 | 21 | RTC Match 2 | Rising Edge | | 0 | 22 | IrDA Transmit | High Level | | 0 | 23 | IrDA Receive | High Level | | 0 | 24 | USB Device Interrupt Request | High Level | | 0 | 25 | USB Device Suspend Interrupt | Rising/Falling edge | | 0 | 26 | USB Host | Low Level | | 0 | 27 | AC97 ACSYNC | Rising Edge | | 0 | 28 | MAC 0 DMA Done | High Level | | 0 | 29 | MAC 1 DMA Done | High Level | | 0 | 30 | Reserved | N/A | | 0 | 31 | AC97 Command Done | Rising Edge | | 1 | n = 031 | GPIO[n] | System Dependent | Interrupt Controller 30360D AMD Figure 5-1 shows the Interrupt Controller logic diagram. Where applicable, the names in the diagram correspond to bit *n* in the relative control register. Figure 5-1. Interrupt Controller Logic # 5.2 Register Definitions The design of the software interface to the interrupt controller is based on the premise that software tasks should be able to access the value and control of an individual port without blocking other tasks from accessing ports of interest to them. This interrupt controller design removes the need to arbitrate via a semaphore access to the interrupt controller registers. The result is faster and simpler interrupt controller accessing. Table 5-3 shows the base address for each interrupt controller. | Name | Physical Base Address | KSEG1 Base Address | |----------|-----------------------|--------------------| | ic0_base | 0x0_1040_0000 | 0x_B040_0000 | | ic1_base | 0x0_1180_0000 | 0x_B180_0000 | Table 5-3. Interrupt Controller Base Addresses Each interrupt controller has an identical set of registers that controls its set of 32 interrupts. Table 5-4 on page 84 shows the interrupt controller registers and their associated offsets. Certain offsets are shared but address different internal registers depending on whether the access is a read or a write. The register description details the functionality of the register. Bit *n* of a particular register is associated with interrupt *n* of the corresponding controller. **Table 5-4. Interrupt Controller Registers** | 0x0040 ic_dg0set W Configuration 1 register 0x0044 ic_ctg0clr W Configuration 2 register 0x0048 ic_ctg1rd R The combined field consisting of ic_cfg2[n], ic_cfg1[n], and ic_cfg0[n] specifies the trigger characteristics for interrupt n as shown in Table 5-5. 0x0040 ic_ctg2rd R UNPR 0x0050 ic_cfg2rd R UNPR 0x0054 ic_req0int R Shows active interrupts on request 0. 0x00000 0x0058 ic_srcrd R Selects the source of the interrupt between a test bit and the designated source. UNPR 0x005C ic_srcset W 0x0tce. 0 The test bit (ic_testbit[TB]) is used as interrupt source. UNPR 0x005C ic_req1int R Shows active interrupt (controller 0) or GPIO signal (controller 1) is used for interrupt source. 0x0000 interrupt source. 0x0000 interrupt source. 0x006C ic_assignrd R Assigns the interrupt to one of the CPU requests. 0x0000 interrupt source of the interrupt to request 1. 0x0068 ic_wakeset W 0x0sign interrupt to request 1. 0x00c interrupt source. | Offset | Register<br>Name | Туре | Register Description | Default | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 0x0044 ic_cfg0clr W Configuration 2 register 0x0048 ic_cfg1rd R 0x0048 ic_cfg1red R 0x0048 ic_cfg1set W 0x004C ic_cfg1clr W 0x0050 ic_cfg2rd R 0x0050 ic_cfg2et W 0x0054 ic_req0int R 0x0054 ic_req0int R 0x0058 ic_srcrd R 0x0058 ic_srcrd R 0x005C ic_srcelr W 0x005C ic_srcelr W 0x005C ic_req1int R 0x005C ic_req1int R 0x005C ic_req1int R 0x005C ic_req1int R 0x005C ic_req1int R 0x005C ic_signord R 0x006D ic_assignord R 0x006D ic_assignord R 0x006D ic_wakedr R 0x006B< | 0x0040 | ic_cfg0rd | R | Configuration 0 register | UNPRED | | Dx0048 ic_cfg1rd R Dx0048 ic_cfg1set W Dx004C ic_cfg1cfr W Dx0050 ic_cfg2rd R Dx0050 ic_cfg2rd R Dx0054 ic_req0int R Dx0054 ic_req0int R Dx0058 ic_srcrd R Dx0058 ic_srcset W Dx005C ic_srcclr W Dx005C ic_req1int R Dx005C ic_req1int R Dx005C ic_srcclr W Dx005C ic_srcset W Dx005C ic_srcset W Dx005C ic_srcset W Dx005C ic_srcset R Dx005C ic_srcset R Dx005C ic_srcset W Ic_sr | 0x0040 | ic_cfg0set | W | Configuration 1 register | | | 0x0048 ic_cfg1set W 0x004C ic_cfg1clr W 0x0050 ic_cfg2rd R 0x0050 ic_cfg2set W 0x0054 ic_req2clr W 0x0054 ic_req0int R 0x0058 ic_srcrd R 0x0058 ic_srcset W 0x005C ic_srcclr W 0x005C ic_srclr W 0x005C ic_req1int R Shows active interrupts on request 0. 0x0000 the designated source. 0x005C ic_srcclr W 0x005C ic_req1int R Shows active interrupt (controller 0) or GPIO signal (controller 1) is used as interrupt source. 0x0000 the designated source. 0x006C ic_req1int R Shows active interrupts on request 1. 0x0000 the designated source. 0x006D ic_assignrd R 0x006D ic_assignrd R 0x006D ic_assignrd R 0x006B ic_wakerd R 0x006C ic_wakerd R 0x006C | 0x0044 | ic_cfg0clr | W | Configuration 2 register | | | 0x004S ic_cfg1set W interrupt n as shown in Table 5-5. 0x005C ic_cfg2rd R 0x0050 ic_cfg2set W 0x0054 ic_cfg2clr W 0x0054 ic_req0int R 0x0058 ic_srcdd R 0x0058 ic_srcset W 0x005C ic_srcset W 0x005C ic_srcclr W 0x005C ic_req1int R Shows active interrupt (controller 0) or GPIO signal (controller 1) is used for interrupt source. 0x005C ic_req1int R 0x006D ic_assignrd R 0x006D ic_assignrd R 0x006D ic_assignset W 0x006B ic_wakerd R 0x006C ic_wakeset W 0x006C ic_wakeclr W 0x007O ic_maskrd R Interrupt denable 0x0000 teles 0x007O ic_maskrd R Interrupt denable 0x00000 teles | 0x0048 | ic_cfg1rd | R | | UNPRED | | 0x004C ic_cfg1clr W 0x0050 ic_cfg2rd R 0x0050 ic_cfg2set W 0x0054 ic_cfg2clr W 0x0054 ic_req0int R Shows active interrupts on request 0. 0x0000 ft 0x0058 ic_srcrd R Selects the source of the interrupt between a test bit and the designated source. UNPR 0x005C ic_srcclr W 0 The test bit (ic_testbit[TB]) is used as interrupt source. UNPR 0x005C ic_req1int R Shows active interrupt (controller 0) or GPIO signal (controller 1) is used for interrupt source. 0x0000 ft 0x005C ic_req1int R Shows active interrupts on request 1. 0x0000 ft 0x006D ic_assignrd R Assigns the interrupt to one of the CPU requests. UNPR 0x0060 ic_assigner W 0 Assign interrupt to request 0. UNPR 0x0068 ic_wakerd R Controls whether the interrupt can cause a wakeup from IDLE1. 0 No wakeup from Idle. 0x006C ic_makerl W Interrupt will cause wakeup from Id | 0x0048 | ic_cfg1set | W | | | | 0x0050 ic_cfg2set W 0x0054 ic_req0int R Shows active interrupts on request 0. | 0x004C | ic_cfg1clr | W | | | | 0x0054 ic_cfg2clr W 0x0054 ic_req0int R Shows active interrupts on request 0. 0x0000 0 0x0058 ic_srcd R Selects the source of the interrupt between a test bit and the designated source. UNPR 0x005C ic_srcset W 0 The test bit (ic_testbit[TB]) is used as interrupt source. 1 Peripheral interrupt (controller 0) or GPIO signal (controller 1) is used for interrupt source. 0x005C ic_req1int R Shows active interrupts on request 1. 0x0000 0 0x005C ic_assignrd R Assigns the interrupt to one of the CPU requests. UNPR 0x0060 ic_assignset W 0 Assign interrupt to request 1. UNPR 0x0064 ic_assignclr W 1 Assign interrupt to request 0. 0x0000 0 0x0068 ic_wakerd R Controls whether the interrupt can cause a wakeup from IDLE0 or IDLE1. 0 No wakeup from Idle. 0x006C ic_wakeclr W Interrupt will cause wakeup from Idle. The associated interrupt must still be enabled to wake from Idle. | 0x0050 | ic_cfg2rd | R | | UNPRED | | Ox0054 ic_req0int R Shows active interrupts on request 0. Used by host software to determine the source of the interrupt. | 0x0050 | ic_cfg2set | W | | | | Used by host software to determine the source of the interrupt. Ox0058 | 0x0054 | ic_cfg2clr | W | | | | Interrupt. Interrupt. Interrupt. | 0x0054 | ic_req0int | R | Shows active interrupts on request 0. | 0x0000 0000 | | the designated source. Ox005C ic_srcclr W Dx005C ic_srcclr W Source. | | | | | | | 0x005C ic_srcclr W 0 The test bit (ic_testbit[TB]) is used as interrupt source. 0x005C ic_req1int R Shows active interrupts on request 1. Used by host software to determine the source of the interrupt. 0x0000 0x00000 0x0000 0x00000 0x0000 0x0000 0x0000 0x0000 0x00000 0x0000 0x00000 0x00000 0x0000 0x0000 0x00000 0x0000 0x0000 0x00000 0x00000 0x00000 0x0000 | 0x0058 | ic_srcrd | R | | UNPRED | | Source. 1 Peripheral interrupt (controller 0) or GPIO signal (controller 1) is used for interrupt source. | 0x0058 | ic_srcset | W | | | | Controller 1) is used for interrupt source. | 0x005C | ic_srcclr | W | | | | Used by host software to determine the source of the interrupt. Ox0060 ic_assignset W O Assign interrupt to one of the CPU requests. UNPR | | | | | | | interrupt. Ox0060 ic_assignrd R Assigns the interrupt to one of the CPU requests. UNPR | 0x005C | ic_req1int | R | Shows active interrupts on request 1. | 0x0000 0000 | | 0x0060 ic_assignset W 0 Assign interrupt to request 1. 0x0064 ic_assignclr W 1 Assign interrupt to request 0. 0x0068 ic_wakerd R Controls whether the interrupt can cause a wakeup from IDLE0 or IDLE1. 0x006C ic_wakeclr W 0x006C ic_wakeclr W 0 No wakeup from Idle 1 Interrupt will cause wakeup from Idle. The associated interrupt must still be enabled to wake from Idle. 0x0070 ic_maskrd R Interrupt enable. 0x00000 | | | | The state of s | | | 0x0064 ic_assignclr W 1 Assign interrupt to request 0. 0x0068 ic_wakerd R Controls whether the interrupt can cause a wakeup from IDLE0 or IDLE1. 0x0068 ic_wakeset W 0x006C ic_wakeclr W 0 No wakeup from Idle 1 Interrupt will cause wakeup from Idle. The associated interrupt must still be enabled to wake from Idle. 0x0070 ic_maskrd R Interrupt enable. 0x0000 | 0x0060 | ic_assignrd | R | Assigns the interrupt to one of the CPU requests. | UNPRED | | 0x0068 ic_wakerd R Controls whether the interrupt can cause a wakeup from IDLE0 or IDLE1. 0x0068 ic_wakeset W 0x006C ic_wakeclr W 1 Interrupt will cause wakeup from Idle. The associated interrupt must still be enabled to wake from Idle. 0x0070 ic_maskrd R Interrupt enable. 0x00000 | 0x0060 | ic_assignset | W | 0 Assign interrupt to request 1. | | | 0x0068 ic_wakeset W 0x006C ic_wakeclr W 1 Interrupt will cause wakeup from Idle. The associated interrupt must still be enabled to wake from Idle. 0x0070 ic_maskrd R Interrupt enable. 0x00000 | 0x0064 | ic_assignclr | W | 1 Assign interrupt to request 0. | | | 0x006C ic_wakeclr W 0 No wakeup from Idle 1 Interrupt will cause wakeup from Idle. The associated interrupt must still be enabled to wake from Idle. 0x0070 ic_maskrd R Interrupt enable. 0x00000 | 0x0068 | ic_wakerd | R | | 0x0000 0000 | | 1 Interrupt will cause wakeup from Idle. The associated interrupt must still be enabled to wake from Idle. 0x0070 ic_maskrd R Interrupt enable. 0x00000 | 0x0068 | ic_wakeset | W | | | | The associated interrupt must still be enabled to wake from Idle. 0x0070 ic_maskrd R Interrupt enable. 0x00000 | 0x006C | ic_wakeclr | W | · | | | 0x0070 ic_maskrd R Interrupt enable. 0x0000 | | | | The associated interrupt must still be enabled to wake | | | | 0x0070 | ic maskrd | R | | 0x0000 0000 | | 0x0070 IC_IIId3K3Gt W C Biodolo tilo interrupti | 0x0070 | ic_maskset | W | 0 Disable the interrupt. | | | 0x0074 ic_maskclr W 1 Enable the interrupt. | | | | 4 | | | | 0x0078 | | | Designates active rising edge interrupts. If an interrupt is | UNPRED | | 0x0078 ic_risingclr W generated off of a rising edge, the associated rising edge detection bit must be cleared after detection. | | | | generated off of a rising edge, the associated rising edge | | | | 0x007C | ic_fallingrd | R | | UNPRED | | 0x007C ic_fallingclr W generated off of a falling edge, the associated falling edge detection bit must be cleared after detection. | 0x007C | ic_fallingclr | W | | | | 0x0080 ic_testbit R/W This is a single bit register that is mapped to all the source select inputs for testing purposes. | 0x0080 | ic_testbit | R/W | | UNPRED | Interrupt Controller 30360D AMD ## 5.2.1 Interrupt Controller Registers Each register (except the test-bit register) is 32 bits wide with bit *n* in each register affecting interrupt *n* in the corresponding controller. \*rd \*set \*clr | Bits | Name | Description | R/W | Default | |------|---------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------| | 31:0 | FUNC[n] | The function of each register is given in Table 5-4. FUNC[n] controls the functionality of interrupt $n$ in the corresponding controller. | *rd - read only *set - write only *clr - write only See the following explanation. | See Table 5-4. | The test-bit register contains the test bit which can be used as a test source for each interrupt. Figure 5-1 on page 83 shows how the test bit connects to the interrupt source-select logic. | Bits | Name | Description | R/W | Default | |------|------|-------------------------------------------------------|-----|---------| | 31:1 | _ | Reserved. Should be cleared. | R/W | UNPRED | | 0 | ТВ | Test bit value used as an alternate interrupt source. | R/W | UNPRED | Certain interrupt controller registers have the same offset but offer different functionality. This is by design. Care should be taken when programming the registers because a read from one location may reference something different from a write to the same location. Registers ending in \*rd, \*set and \*clr have the following functionality: - \*rd registers are read only registers will read back the current value of the register. - \*set registers are write only registers and will set to 1 all bits that are written 1. Writing a value of 0 will have no impact on the corresponding bit. - \*clr registers are write only registers and will clear to zero all bits that are written 1. Writing a value of 0 will have no impact on the corresponding bit. The three configuration registers have a special functionality in that the value associated with ic\_cfg2[n], ic\_cfg1[n], ic\_cfg0[n] uniquely control interrupt n's functionality as shown in Table 5-5 on page 86. | ic_cfg2[n] | ic_cfg1[n] | ic_cfg0[n] | Function | | | | | | | |------------|------------|------------|------------------------------------|--|--|--|--|--|--| | 0 | 0 | 0 | Interrupts Disabled | | | | | | | | 0 | 0 | 1 | Rising Edge Enabled | | | | | | | | 0 | 1 | 0 | Falling Edge Enabled | | | | | | | | 0 | 1 | 1 | Rising and Falling Edge Enabled | | | | | | | | 1 | 0 | 0 | Interrupts Disabled | | | | | | | | 1 | 0 | 1 | High Level Enabled | | | | | | | | 1 | 1 | 0 | Low Level Enabled | | | | | | | | 1 | 1 | 1 | Both Levels and Both Edges Enabled | | | | | | | **Table 5-5. Interrupt Configuration Register Function** ## 5.3 Hardware Considerations When using a GPIO or peripheral as an interrupt source, it is important that the associated pin functionality has been enabled in the **sys\_pinfunc** register. In addition when using a GPIO, the GPIO must first be enabled as an input. See Section 7.3 "General Purpose I/O and Pin Functionality" on page 183 for more information. # 5.4 Programming Considerations The Au1000 has been designed to simplify the interrupt control process by removing the need for a semaphore to control access to the registers. This is because there is no need to read, modify, write, as there are separate registers for setting and clearing a bit. In this way a function can freely manipulate the interrupts associated with that function. If using edge triggered interrupts, it is important to clear the associated edge detection bit or future interrupts will not be seen. Programming an interrupt controller can be broken into the following steps (the **set**, **clr**, and **rd** portion of the register name has been omitted): - 1) Identify the interrupt number, *n*, with the associated peripheral or GPIO. - Use ic\_src[n] to assign the interrupt to the associated peripheral/GPIO (or the test bit can be used if testing the interrupt). - 3) Set the **ic\_cfg2**[*n*], **ic\_cfg1**[*n*] and **ic\_cfg0**[*n*] bits to the correct configuration for the corresponding interrupt (edge, level, polarity). - 4) Assign the interrupt to a CPU request using **ic\_assign**[n]. - 5) Use **ic\_wake**[*n*] to assign the interrupt to wake the processor from Idle if necessary or clear this register bit to keep the interrupt from waking the processor from Idle. - 6) If the interrupt is an edge triggered interrupt, clear the edge detect register (ic\_risingclr or ic\_fallingclr) before enabling. - Finally, enable the interrupt through ic\_mask[n]. When taking an interrupt the following steps should be taken: - 1) Read **ic\_req0int** and **ic\_req1int** to determine the interrupt number *n*. - 2) Use ic\_fallingrd and ic\_risingrd to determine if the interrupt was edge triggered. If the interrupt is edge triggered, use ic\_fallingclr[n] or ic\_risingclr[n] to clear the edge detection circuitry. - 3) If the interrupt is to be disabled write **ic\_maskclr**[*n*]. - 4) Service the interrupt. Peripheral Devices 30360D AMD # Peripheral Devices This section provides descriptions of the peripheral devices of the Au1000 processor. This includes an AC97 controller, USB Host and Device interfaces, IrDA, two 10/100 Ethernet MACs, I<sup>2</sup>S, four UARTs and two synchronous serial interfaces. Each peripheral contains an enable register. All other registers within each peripheral's register block should not be accessed until the enable register is written the correct sequence to bring the peripheral out of reset. Accessing the peripheral register block before a peripheral is enabled will result in undefined results. # 6.1 AC97 Controller The Au1000 processor contains an AC97 controller which incorporates an AC-link capable of bridging to an AC97 compliant codec. All data being sent and received through the AC97 controller must be 48 kHz. # 6.1.1 AC97 Registers The AC97 controller is controlled by a register block whose physical base address is shown in Table 6-1. Table 6-1. AC97 Base Address | Name | Physical Base Address | KSEG1 Base Address | |-----------|-----------------------|--------------------| | ac97_base | 0x0_1000_0000 | 0x_B000_0000 | The register block consists of 5 registers as shown in Table 6-2. Table 6-2. AC97 Registers | Offset | Register Name | Description | |--------|---------------|------------------------| | 0x0000 | ac97_config | AC-link Configuration | | 0x0004 | ac97_status | Controller Status | | 0x0008 | ac97_data | TX/RX Data | | 0x000C | ac97_cmmd | Codec Command | | 0x000C | ac97_cmmdresp | Codec Command Response | | 0x0010 | ac97_enable | AC97 Block Control | # 6.1.1.1 AC-Link Configuration Register The configuration register contains bits necessary to configure and reset the AC-link and codec. ### ac97\_config - AC-link Configuration Offset = 0x0000 | Bits | Name | Description | R/W | Default | |-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:23 | _ | Reserved. Should be cleared. | R | 0 | | 22:13 | RC | Receive Slots. The bits set in RC will control what data from valid slots are put into the input buffer. | R/W | 0 | | | | The corresponding valid bits in the AC97 tag (slot 0 of SDATA_IN) must be marked valid for the incoming PCM data to be put in the input buffer. | | | | | | Slot 3 is mapped to bit 13, slot 4 to 14 and so on. | | | | | | Note: The programmer must ensure that the CODEC is configured such that there will be valid data in the slots corresponding to what receive slots are enabled. | | | | 12:3 | XS | Transmit Slots. The bits making up XMIT_SLOTS map to the valid bits in the AC97 tag (slot 0 on SDATA_OUT) and indicate which outgoing slots have valid PCM data. Bit 3 maps to slot 3, bit 4 to slot 4 and so on. Setting the corresponding bit indicates to the CODEC that valid data will be in the respective slot. The number of valid bits will designate how many words will be pulled out of the FIFO per audio frame. | R/W | 0 | | 2 | SG | SYNC Gate. Setting this bit to 1 will gate the clock from being driven on SYNC. This allows the SN bit to control the value on SYNC. In combination with SN, the SG bit can be used to initiate a warm reset. | R/W | 0 | | 1 | SN | SYNC Control. This bit controls the value of the SYNC signal when SG (SYNC gate) is set. In combination with SG, the SN bit can be used to initiate a warm reset. | R/W | 0 | | 0 | RS | AC-link Reset (ACRST#) Control. To initiate a cold AC97 reset, set the RS bit to drive the ACRST# signal low. After satisfying the ACRST# low time for the CODEC, clear this bit to negate ACRST#. | R/W | 0 | ## 6.1.1.2 AC97 Controller Status The AC97 Controller Status register contains status bits for the transmit and receive FIFOs, command status and the codec. ## ac97\_status - Controller Status Offset = 0x0004 | Bits | Name | Description | R/W | Default | |-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:12 | _ | These bits are reserved. | R | UNPRED | | 11 | XU | Transmit Underflow. When set, this bit indicates that the transmit FIFO has experienced an underflow. This sticky bit is cleared when written (0 or 1). | R | 0 | | 10 | ХО | Transmit Overflow. When set, this bit indicates that the transmit FIFO has experienced an overflow. This sticky bit is cleared when written (0 or 1). | R | 0 | | 9 | RU | Receive Underflow. When set, this bit indicates that the receive FIFO has experienced an underflow. This sticky bit is cleared when written (0 or 1). | R | 0 | | 8 | RO | Receive Overflow. When set, this bit indicates that the receive FIFO has experienced an overflow. This sticky bit is cleared when written (0 or 1). | R | 0 | | Bits | Name | Description | R/W | Default | |------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 7 | RD | Ready. This bit is mapped from the CODEC_READY bit in the SDATA_IN tag word. It indicates that the CODEC is properly booted and ready for normal operation. | R | 0 | | 6 | СР | Command Pending. This bit indicates that there is a command pending on the AC-link. A write to the CODEC command register will cause this bit to be set until the command is completed. The command is completed for a write when the data has been written out on slot 2. The command is completed for a read request when the status data has been read from the corresponding read request. (This means that a read request could be pending for more than 1 cycle depending on the latency of the read.) The command register should not be written until the CP bit is clear. | R | 0 | | | | An interrupt can be enabled to indicate when a command is done. The source of this interrupt is an internal pulse so either rising edge or falling edge interrupt should be used for this interrupt. | | | | 5 | _ | Reserved. | R | UNPRED | | 4 | TE | Transmit Empty. When set this bit indicates that the transmit FIFO is empty. | R | 0 | | 3 | TF | Transmit Full. When set this bit indicates the transmit FIFO is full. | R | 0 | | 2 | _ | Reserved. | R | UNPRED | | 1 | RE | Receive Empty. When set this bit indicates that the receive FIFO is empty. | R | 0 | | 0 | RF | Receive Full. When set this bit indicates that the receive FIFO is full. | R | 0 | #### 6.1.1.3 TX/RX Data The TX/RX Data register is the transmit FIFO's input to the when written to and the receive FIFO's output when read from. Each FIFO has twelve 16-bit entries. Care should be taken to monitor the status register to insure that there is room for data in the FIFO for a read or write transaction. This will be taken care of automatically if using DMA (see Section 6.1.3, "Programming Considerations"). The number of bits set in XMIT\_SLOTS will correspond with how many samples are pulled out of the FIFO and aligned in the respective slots. The number of bits set in RECV\_SLOTS will correspond with the number of samples placed in the FIFO from the respective slots in SDATA\_IN. ac97\_data - TX/RX Data Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | | | DATA_WORD[15:0] | | | | | | | | | | | | | | | | |------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---| | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|-----------|-----------------------------------------------------------------------------------------------|-----|---------| | 31:16 | _ | Reserved. Should be cleared. | R | 0 | | 15:0 | DATA_WORD | Data Word. This is where data is written to or read from the FIFO. Each data word is 16 bits. | R/W | 0 | #### 6.1.1.4 Codec Command The Codec Command and Command Response registers share the same physical address. The Codec Command register is used to send read and write commands to the codec. For write commands, the DATA field will be written to the register indicated by the INDEX field. For read commands, the DATA field should be written zero. The value read from the register indicated by INDEX will appear in the Codec Response register when the Command Pending bit in the status register (ac97\_status[CP]) returns to 0. The Codec Command register should only be written if ac97\_status[CP] is 0. | Bits | Name | Description | R/W | Default | |-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:16 | DATA | DATA. These bits will be the actual 16-bit word written to the register indicated by INDEX if RW is a 0. If RW is set (indicating a read), these bits should be written 0. | W | 0 | | 15:8 | _ | Reserved. Should be cleared. | W | 0 | | 7 | RW | Read/Write Bit (1=read, 0=write). This bit maps to the Read/Write bit in the command address and designates whether the current operation will be a read or a write. | W | 0 | | 6:0 | INDEX | Codec Register Index. These bits will address the specific register to be read or written to inside the Codec. | W | 0 | #### 6.1.1.5 Codec Command Response The Codec Command and Response registers share the same physical address. After a read command is sent through the Codec Command register, the response can be read from the Codec Response register. The command response becomes valid when the Command Pending bit in the status register (ac97\_status[CP]) is cleared; however, the response remains valid for only one AC97 frame length in duration (20.8 µs). | Bits | Name | Description | R/W | Default | |-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:16 | _ | Reserved. Should be cleared. | R | 0 | | 15:0 | READ_DATA | READ_DATA. These bits will be the response to the last read command sent to the codec. The read data becomes valid after the read command is completed (ac97_status[CP] = 0). | R | 0 | | | | Note that READ_DATA remains valid for only <i>one</i> AC97 frame (20.8 µs) and should therefore be read immediately after <b>ac97_status</b> [CP] is cleared. | | | 30360D AC97 Controller #### 6.1.1.6 AC97 Enable The AC97 Enable register is used to enable and reset the entire AC97 Controller block. The routine for bringing the AC97 controller out of reset is as follows: - 1) Set the CE bit to enable clocks while leaving the block disabled (D=1). - 2) Clear the D bit to enable the peripheral. # | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:2 | _ | Reserved. Should be cleared. | W | 0 | | 1 | D | AC97 Controller Disable. Setting this bit will reset the AC97 block. After enabling the clock with CE, this bit should be cleared for normal operation. | W | 1 | | 0 | CE | Clock Enable. This bit should be set to enable the clock driving the AC97 Controller. It can be cleared to disable the clock for power considerations. | W | 0 | ### 6.1.2 Hardware Considerations The AC-link consists of the signals listed in Table 6-3. Table 6-3. AC-Link Signals | Signal | Input/<br>Output | Definition | |--------|------------------|--------------------------------------------| | ACSYNC | 0 | Fixed rate sample sync; muxed with S1DOUT. | | ACBCLK | I | Serial data clock; muxed with S1DIN. | | ACDO | 0 | TDM output stream; muxed with S1CLK. | | ACDI | I | TDM input stream. | | ACRST# | 0 | Codec reset; muxed with S1DEN. | For changing pin functionality please refer to the **sys\_pinfunc** register in Section 7.3 "General Purpose I/O and Pin Functionality" on page 183. AC97 Controller 30360D AMD ## 6.1.3 Programming Considerations To use the AC97 controller the AC97 bit in the **sys\_pinfunc**[A97] register (see Section 7.3 "General Purpose I/O and Pin Functionality" on page 183) must be cleared. This enables the associated pins for AC97 use. The AC97 block supports DMA transfers and interrupts. The use of the DMA or interrupts is program dependent and is not required to use the AC97 controller. To use DMA for AC97 memory transfers the transmit and receive functions will each need a dedicated DMA channel. The DMA peripheral address register (dma\_peraddr) in the DMA configuration registers will be set to point to the AC97 ac97\_data register. The DMA mode register (dma\_mode) will need to be set up with the correct Device ID (DID). The Device Read bit (DR) will depend on whether the channel is being used for receive or transmit. Typically the Device Width (DW) should be set to 16 bits and the transfer size bit (TS) should be cleared because the FIFO threshold indicators correspond to four-datum transfers. This assumes that the audio samples are aligned in memory on a 16-bit audio sample boundary. The DMA will automatically monitor the transmit and receive request bits and feed data accordingly. An interrupt ("AC97 Command Done" in interrupt controller 0) can be enabled to indicate when a command is completed. The source of this interrupt is an internal pulse so either rising edge or falling edge interrupt should be used for this interrupt. When the ACSYNC interrupt is enabled in interrupt controller 0, an interrupt will occur corresponding to the rising edge of the ACSYNC signal. Internally a pulse is generated from the rising edge of the ACSYNC signal and fed to the interrupt controller. Regardless of the edge enabled in the interrupt controller the interrupt will come after the rising edge of ACSYNC. Enabling a rising edge interrupt will interrupt the processor closest to the rising edge of ACSYNC. The output FIFO for the AC-link is shared for all slots so care should be taken that there is a correspondence with the number of valid bits being set and the number of valid samples written to the transmit FIFO or aligned in memory for DMA or erroneous results will occur. It is the programmer's responsibility to ensure that the number of samples written to the FIFO corresponds with the number of valid slots enabled. Data will automatically be pulled out of the FIFO in the order of what slots are enabled. In other words if slots 3, 4, 6 and 9 are enabled, the programmer should write samples corresponding to data for slots 3, 4, 6, and 9, in that order, to the FIFO. To insure against underflow at least *x* words should be written per audio frame where *x* is the number of slots enabled. This is a mean rate over time and the actual write rate may differ depending on latency requirements, DMA buffer size, and the number of slots enabled. Care should be taken that there is a correspondence with the number of valid bits that have been set and the number of valid samples read from the receive FIFO or erroneous results will occur. The input FIFO for the AC-link is shared for all slots so care should be taken that there is a correspondence with the number of valid bits that are set and the number of samples read from the receive FIFO or erroneous results will occur. It is the programmer's responsibility to ensure that the number of samples read from the FIFO corresponds with the number of valid slots enabled. Data will automatically be put in the FIFO in the order of what slots are enabled. In other words if slots 3 and 4, are enabled, the programmer should read samples corresponding to data for slots 3 and 4, in that order, from the FIFO. To insure against overflow at least *x* words should be read per audio frame where *x* is the number of slots enabled. This is a mean rate over time and the actual read rate may differ depending on latency requirements, DMA buffer size, and the number of slots enabled. 30360D USB Host Controller # 6.2 USB Host Controller The Au1000 processor USB host controller conforms to the Open HCl interface specification, revision 1.0, and is USB 1.1 compliant. Two root hub ports, port 0 and port 1, are provided. The base of the Open HCl register block is shown in Table 6-4. Table 6-4. USB Host Base Address | Name | Physical Base Address | KSEG1 Base Address | |-----------|-----------------------|--------------------| | usbh_base | 0x0_1010_0000 | 0x_B010_0000 | Only 32-bit accesses are allowed to the Open HCI registers. All interrupts as described in the Open HCI specification are supported. These interrupts are combined when brought to the interrupt controller into one active-low interrupt (negative-edge triggered does not work). The interrupt controller should be programmed to reflect this by setting the USB Host interrupt to low level. See Section 5.0 "Interrupt Controller" on page 81 for details. #### 6.2.1 USB Host Enable Register This register is not part of the OpenHCI registers; however, it shares the same base address. The **usbh\_enable** register controls the reset and clocks to the USB Host controller. When initializing the USB Host controller the programmer should first enable clocks, then enable the module (remove from reset), then wait for the RD bit to be set before performing OpenHCI initialization. The correct routine for bringing the USB Host Controller out of reset is as follows: - 1) Set the CE bit to enable clocks. - 2) Set the E bit to enable the peripheral (at this time the C and BE bits should be configured appropriately for the system). - 3) Clear the HCFS bit in the HcControl register to reset the OHCl state. - 4) Wait for the RD bit to be set before issuing any commands to the OpenHCl controller. To put the USB Host Controller into reset the following steps should be taken: - 1) Set the HCFS bit in the HcControl register. - 2) Clear the E and CE bits. | Bits | Name | Description | R/W | Default | |------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:5 | _ | Reserved. Must be cleared. | R/W | 0 | | 4 | RD | Reset Done. Wait for this bit to be set before issuing any commands to the OpenHCl controller. | R | 0 | | | | Note: When writing to the <b>usbh_enable</b> register, this bit position must be 0. | | | | 3 | CE | Clock Enable. When this bit is set, clocks are enabled to the USB Host controller. | R/W | 0 | | 2 | Е | Enable. This bit enables the USB Host controller. When this bit is clear the controller is held in reset. | R/W | 0 | | 1 | С | Coherent. If this bit is set memory accesses by the controller will be marked coherent on the system bus. When this bit is clear memory accesses by the USB Host controller are non coherent. | R/W | 0 | | | | For more information on coherency see Section 2.8.2 "SBUS Coherency Model" on page 41 for more information on coherency. | | | USB Host Controller 30360D AMD | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 0 | BE | Big Endian. When this bit is set the controller interprets data buffers in Big Endian byte order. When this bit is clear the controller interprets data buffers in Little Endian byte order. | R/W | 0 | | | | Setting the BE bit does not swap the control structures defined in the OHCI specification. Endpoint descriptors (section 4.2), transfer descriptors (section 4.3), and the HCCA (host controller communications area, section 4.4) should always be written as words to ensure proper operation. | | | # 6.2.2 USB Host Signals Table 6-5 shows the signals associated with the two USB host root hub ports. The USB root hub port pins have USB 1.1 compliant drivers with the addition of the external circuitry noted in the signal description. For changing pin functionality refer to the **sys\_pinfunc** register in Section 7.3 "General Purpose I/O and Pin Functionality" on page 183. Table 6-5. USB Host Signals | Signal | Input/Output | Description | |--------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | USBH0P | Ю | Positive signal of differential USB host port 0 driver. Requires an external 15 kohm pull-down resistor and ESD protection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | Termination Note: Requires an external 20 ohm resistor placed in series within 0.5 inches of the part. | | | | Muxed with USBDP which controls the pin out of reset. | | USBH0M | IO | Negative signal of differential USB host port 0 driver. Requires an external 15 kohm pull-down resistor and ESD protection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | Termination Note: Requires an external 20 ohm resistor placed in series within 0.5 inches of the part. | | | | Muxed with USBDM which controls the pin out of reset. | | USBH1P | IO | Positive signal of differential USB host port 1 driver. Requires an external 15 kohm pull-down resistor and ESD protection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | Termination Note: Requires an external 20 ohm resistor placed in series within 0.5 inches of the part. | | USBH1M | IO | Negative signal of differential USB host port 1 driver. Requires an external 15 kohm pull-down resistor and ESD protection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | Termination Note: Requires an external 20 ohm resistor placed in series within 0.5 inches of the part. | 30360D USB Device Controller # 6.3 USB Device Controller The Au1000 processor USB device controller supports endpoints 0, 1, 2, 3, and 4. Endpoint 0 is always configured as a bidirectional control endpoint. Endpoints 1 and 2 are always IN endpoints and endpoints 3 and 4 are always OUT endpoints. IN is from device to host. From the device perspective these endpoints are written, so the associated registers are tagged with write or wr. OUT is from host to device. From the device perspective these endpoints are read, so the associated registers are tagged with read or rd. The USB device registers are located off of the base address shown in Table 6-6. Table 6-6. USB Device Base Address | Name | Physical Base Address | KSEG1 Base Address | |-----------|-----------------------|--------------------| | usbd_base | 0x0_1020_0000 | 0x_B020_0000 | Table 6-7 shows the offsets of each register from the register base. Table 6-7. USB Device Register Block | Name | Offset | Description | |----------------|--------|-------------------------------| | usbd_ep0rd | 0x0000 | Read from Endpoint 0 | | usbd_ep0wr | 0x0004 | Write to Endpoint 0 | | usbd_ep1wr | 0x0008 | Write to Endpoint 1 | | usbd_ep2wr | 0x000c | Write to Endpoint 2 | | usbd_ep3rd | 0x0010 | Read from Endpoint 3 | | usbd_ep4rd | 0x0014 | Read from Endpoint 4 | | usbd_inten | 0x0018 | Interrupt Enable Register | | usbd_intstat | 0x001c | Interrupt Status Register | | usbd_config | 0x0020 | Write Configuration Data | | usbd_ep0cs | 0x0024 | Endpoint 0 Control and Status | | usbd_ep1cs | 0x0028 | Endpoint 1 Control and Status | | usbd_ep2cs | 0x002c | Endpoint 2 Control and Status | | usbd_ep3cs | 0x0030 | Endpoint 3 Control and Status | | usbd_ep4cs | 0x0034 | Endpoint 4 Control and Status | | usbd_framenum | 0x0038 | Current Frame Number | | usbd_ep0rdstat | 0x0040 | EP0 Read FIFO Status | | usbd_ep0wrstat | 0x0044 | EP0 Write FIFO Status | | usbd_ep1wrstat | 0x0048 | EP1 Write FIFO Status | | usbd_ep2wrstat | 0x004c | EP2 Write FIFO Status | | usbd_ep3rdstat | 0x0050 | EP3 Read FIFO Status | | usbd_ep4rdstat | 0x0054 | EP4 Read FIFO Status | | usbd_enable | 0x0058 | USB Device Controller Enable | USB Device Controller 30360D AMD # 6.3.1 Endpoint FIFO Read and Write Registers The endpoint FIFO read and write registers provide access to the endpoint FIFOs. Each endpoint FIFO is unidirectional. FIFO read registers may not be written, and FIFO write registers return unpredictable results if read. Only the least significant byte of the FIFO registers contain data | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------------------------------------|-----|---------| | 31:8 | _ | Reserved. Should be cleared. | R/W | 0 | | 7:0 | DATA | Data. Byte of data to be written to, or read from the endpoint FIFO. | R/W | 0 | # 6.3.2 Interrupt Registers Each endpoint has an interrupt enable register and an interrupt status register. The two registers have identical formats. When a condition becomes true the corresponding bit is set in the **usbd\_intstat** register. If a bit is set in the interrupt enable register and the corresponding condition becomes true, then an interrupt is issued. The interrupt for the USB device should be programmed to high level. Interrupts and pending conditions must be cleared by writing a 1 to the corresponding bit in the usbd intstat register. | Bits | Name | Description | R/W | Default | |-------|-------|-----------------------------------------------------------------------------------------------------------|-----|---------| | 31:13 | _ | Reserved. Should be cleared. | R/W | 0 | | 12 | SF | Start of Frame. This interrupt issues when an SOF token is received. | R/W | 0 | | 11:6 | H5:H0 | FIFO Half Full. These interrupts issue when the corresponding FIFO reaches the half full/half empty mark. | R/W | 0 | | | | The bits correspond as follows: | | | | | | H0 - ep0rd<br>H1 - ep0wr | | | | | | H2 - ep1wr | | | | | | H3 - ep2wr<br>H4 - ep3rd<br>H5 - ep4rd | | | | Bits | Name | Description | R/W | Default | |------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 5:0 | C5:C0 | Complete | R/W | 0 | | | | These interrupts issue when a transmission or reception completes on the corresponding FIFO. For the read FIFOs (ep0rd, ep3rd, and ep4rd) these interrupts indicate the reception of a DATA0 or DATA1 packet, or a SETUP packet (ep0rd FIFO only). For the write FIFOs (ep0wr, ep1wr, and ep2wr) these interrupts indicate the transmission of a DATA0 or DATA1 packet. | | | | | | The bits correspond as follows: | | | | | | C0 - ep0rd C1 - ep0wr C2 - ep1wr C3 - ep2wr C4 - ep3rd | | | | | | C5 - ep4rd | | | # 6.3.3 Device Configuration Register The device configuration register allows configuration data to be loaded to the controller after reset. | usbd_config Offset = 0x00 | | | | | | | | | 020 | | | | | | | | | | | | | | | | | | | | | | | | |---------------------------|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---------|---|---|---|---|---|---|---| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | CFGDATA | | | | | | | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |------|---------|---------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:8 | _ | Reserved. Should be cleared. | R/W | 0 | | 7:0 | CFGDATA | Configuration data byte. Use this field to write the configuration data block to the controller one byte at a time. | R/W | 0 | The device configuration data is a 25-byte block which contains the configuration information for the five supported endpoints. Each endpoint requires five configuration bytes in the format shown in Figure 6-1. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |--------|---|----------|--------------------------------|------------|-------------|---|---|---|--|--|--|--| | Byte 0 | | Endpoint | number | | 0 | 1 | 0 | 0 | | | | | | Byte 1 | 0 | 0 | Type Direction Max packet size | | | | | | | | | | | Byte 2 | | | Max | packet siz | ze[6:0] | | | 0 | | | | | | Byte 3 | 0 | 0 | 0 | 0 | 0 0 0 0 | | | | | | | | | Byte 4 | 0 | 0 | 0 | 0 | FIFO number | | | | | | | | Figure 6-1. Endpoint Configuration Data Structure USB Device Controller 30360D AMD The configuration fields are described in Table 6-8. Table 6-8. Endpoint Configuration Field Descriptions | Field | Description | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Endpoint number | Although the endpoint number ranges from 0 to 15, only endpoints 0, 1, 2, 3, and 4 are supported. It is highly recommended that the example values in Table 6-9 be used for this field. | | Туре | Endpoint type. | | | 00 Control | | | 01 Isochronous | | | 10 Bulk | | | 11 Interrupt | | Direction | Endpoint direction. (Does not apply to control endpoints.) | | | 0 Out | | | 1 In | | Max packet size | Maximum packet size (in bytes). Note that for control, bulk, and interrupt endpoints, the maximum packet size is limited to 64 bytes. Only isochronous endpoints can accept packets up to 1023 bytes. | | | 000 0000 000 = 0 bytes | | | 000 0000 001 = 1 byte | | | | | | 111 1111 111 = 1023 bytes | | FIFO number | This field designates which FIFO the endpoint uses. For endpoint 0 this field is ignored since endpoint 0 always uses FIFOs 0 and 1. It is highly recommended that the example values in Table 6-9 be used for this field. | After the controller is removed from reset, the device configuration data must be written to the **usbd\_config** register in order beginning with byte 0. Bytes are written individually using unsigned 32-bit words, as shown the following example code: ``` for (i=0; i<25; i++) *usbd_config = (unsigned int) cfg_data_bytes[i];</pre> ``` An example configuration data block is shown in Table 6-9. Table 6-9. Example Endpoint Configuration Data Block | Byte | Value | Description | |------|-----------|----------------------------| | 0 | 0000_0100 | Endpoint number = 0 | | 1 | 0000_0000 | Type = control | | 2 | 1000_0000 | Direction = bidirectional | | 3 | 0000_0000 | Max packet size = 64 bytes | | 4 | 0000_0000 | FIFOs 0 and 1 | | 5 | 0001_0100 | Endpoint number = 1 | | 6 | 0011_1000 | Type = interrupt | | 7 | 1000_0000 | Direction = in | | 8 | 0000_0000 | Max packet size = 64 bytes | | 9 | 0000_0010 | FIFO 2 | | 10 | 0010_0100 | Endpoint number = 2 | | 11 | 0010_1000 | Type = bulk | | 12 | 1000_0000 | Direction = in | | 13 | 0000_0000 | Max packet size = 64 bytes | | 14 | 0000_0011 | FIFO 3 | | 15 | 0011_0100 | Endpoint number = 3 | | 16 | 0010_0000 | Type = bulk | | 17 | 1000_0000 | Direction = out | | 18 | 0000_0000 | Max packet size = 64 bytes | | 19 | 0000_0100 | FIFO 4 | | 20 | 0100_0100 | Endpoint number = 4 | | 21 | 0010_0000 | Type = bulk | | 22 | 1000_0000 | Direction = out | | 23 | 0000_0000 | Max packet size = 64 bytes | | 24 | 0000_0101 | FIFO 5 | USB Device Controller 30360D AMD # 6.3.4 Endpoint Control Registers The endpoint control registers define parameters and reflect operational conditions for each endpoint. Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | Bits | Name | Description | R/W | Default | |-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:15 | _ | Reserved. Should be cleared. | R/W | 0 | | 14 | SU | Setup Received. This bit is set when a SETUP packet is received from the host. It is only valid for EP 0. | R | 0 | | 13 | N | NAK. This bit is set when an operation does not complete successfully or when data in a receive FIFO should be ignored. For most cases this implies a returned NAK in response to a DATA packet or an incorrect CRC. | R | 0 | | 12 | A | ACK. This bit is set when an operation completes successfully. Most of the time this means that the Host returned an ACK to a DATA (or SETUP) packet or that a packet was received correctly and an ACK returned to the Host. | R | 0 | | | | Isochronous DATA and SETUP packets deviate from this model. For these types of packets the A bit indicates successful transmission or reception but no ACK is returned or expected. | | | | 11 | В | Alternate ACK. Set when a DATA frame is correctly received on endpoint 0. (B is not present on other endpoints.) | R | 0 | | 10:1 | SZ | Size. The SZ field specifies the data size of an IN transfer. The SZ field applies only to endpoints 0, 1, and 2. | R/W | 0 | | 0 | FS | Force Stall. Setting this bit places the endpoint in a stalled condition. Any transaction directed to the endpoint is answered with a STALL response. STALL is typically used to indicate that the endpoint has halted. Note that a Clear Feature command received via the USB does not clear a stall condition forced by this bit. | R/W | 0 | 30360D USB Device Controller ## 6.3.5 Current Frame Number This register provides the current frame number from the start of frame packet. # | Bits | Name | Description | R/W | Default | |-------|------|------------------------------------------------------------------------------------|-----|---------| | 31:11 | _ | Reserved. Should be cleared. | R | 0 | | 10:0 | FN | Frame Number. This field contains the frame number from the start of frame packet. | R | 0 | # 6.3.6 FIFO Status Registers Each FIFO has a status register that indicates the current state and any error conditions. The USB FIFOs are 1-byte wide and eight bytes deep. | Bits | Name | Description | R/W | Default | |------|------|------------------------------------------------------------------------------------------------------|-----|---------| | 31:7 | _ | Reserved. Should be cleared. | R/W | 0 | | 6 | FL | Flush FIFO. Setting this bit flushes the corresponding FIFO and discards any data contained in it. | W | 0 | | 5 | UF | Underflow Flag. Set when attempting a read from an empty FIFO. Clear this flag by writing a 1 to it. | R/W | 0 | | 4 | OF | Overflow Flag. Set if a byte is written to a full FIFO. Clear this flag by writing a 1 to it. | R/W | 0 | | 3:0 | FCNT | FIFO Count. Reflects the current number of bytes (0 to 8) in the corresponding FIFO. | R | | USB Device Controller 30360D AMD ## 6.3.7 Device Controller Enable Register The USB device controller enable register (**usbd\_enable**) controls the clocks and reset to the device controller. The programmer should first enable clocks before enabling the device controller. To bring the USB device out of reset, follow these steps: - 1) Set the CE bit to enable clocks. - 2) Delay for a period greater than or equal to 1 µs. - 3) Set the E bit to enable the peripheral. - 4) Delay at least 1 µs before programming any registers in the peripheral. | usbd | sbd_enable Offset = 0x0058 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |------|----------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---------------| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CE | Ε | | Dof | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | $\overline{}$ | | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:2 | _ | Reserved. Should be cleared. | W | 0 | | 1 | CE | Clock Enable. Clearing this bit disables all clocks to the USB Device core. Setting this bit allows normal operation. | W | 0 | | 0 | Е | Enable. When this bit is cleared the Device Controller will be held in reset. Setting this bit enables normal operation. | W | 0 | ## 6.3.8 Programming Considerations #### 6.3.8.1 Removing the Controller from Reset The following sequence of operations must be applied to remove the controller from reset. - 1) Write a 0x0002 to the **usbd\_enable** register to enable the clocks. - 2) Wait 1 µs. - 3) Write a 0x0003 to the **usbd\_enable** register to remove the controller from reset. - Wait 1us. - 5) Write 25 bytes of configuration data to the **usbd\_config** register. There are no special constraints on *entering* the reset state: One write to the **usbd\_enable** register may be used to turn the clocks off and reset the controller. Note: Accessing the endpoint control registers (**usbd\_ep***n***cs**), frame number register (**usbd\_framenum**) or configuration data register (**usbd\_config**) while the USB device is in suspend mode will result in a system bus deadlock. This will inhibit any further operation of the CPU, including EJTAG debugger operation. #### 6.3.8.2 Latency Requirements The time from reception of a token such as IN or OUT until the controller must source the corresponding DATA frame is very short. It is not practical to wait for a token before preparing the buffer for the response. Buffers must be posted before the token is received. The token itself is not passed to the buffer—only DATA and SETUP frames are transferred. When a DATA or SETUP frame is received the difference between an OUT and a SETUP can be determined by examining the SU bit in the **usbd\_ep0cs** register. (Only endpoint 0 should receive SETUP packets.) If an IN endpoint is enabled and no data is available in the FIFO the endpoint will NAK. Underrunning the FIFO during a transfer (after the first byte has been written to the FIFO) will result in a bit stuff error. 30360D USB Device Controller #### 6.3.8.3 Using DMA DMA should be used for all transfers with the exception of the FIFO cleanout described below for OUT transactions. For IN transactions the size in the **usbd\_epncs** register should be set to MAXPACKET for all but the last buffer and to the actual remaining transfer size for the last packet. The DMA size must be set to match **usbd\_epncs** before the DMA is enabled for proper frame transmission. If the last buffer of an IN series is a full MAXPACKET in length it may be necessary to set the size in the **usbd\_ep***n***cs** register to zero and write a byte to the FIFO to enable the transmission of a zero length DATA frame since this is often the indicator for end-of-transfer. In this case the FIFO must be cleared before the next buffer is set up. For OUT endpoints the DMA may be programmed to a larger size than a transfer will use. When the endpoint completes the FIFO should be examined to see if there are any remaining bytes available. These bytes must be read from the FIFO under program control since the DMA will not receive a request when less than 4 bytes are in the FIFO. For endpoint zero it is necessary to keep a DMA buffer enabled at all times since SETUP and OUT transactions can come at any time. The user should implement a circular buffer and extract transactions from this buffer in software, rather than trying to have the DMA place transactions into separate buffers. #### 6.3.8.4 Servicing Interrupts When an interrupt is received the **usbd\_intstat** register should be read to determine the cause of the interrupt. Once the interrupt has been serviced the **usbd\_intstat** register should be written with the same value to clear the interrupt. When an IN or OUT transaction is completed the device controller will NAK all further IN/OUT tokens until the interrupt is cleared by writing the **usbd\_intstat** register. This allows the interrupt service routine time to drain the FIFO and set up for the next transaction rather than concatenating data from separate transactions. SETUP packets can never be delayed with NAK. For bulk, isochronous, and interrupt endpoints the A and N flags are somewhat redundant. Only one of them should be set for a given transaction. For the control endpoint the flags are broken out to provide separate feedback for various phases of control transactions. This is necessary since only the IN and OUT phases can be paused with NAKs. SETUP packets must be absorbed gracefully at all times. The A flag (ACK) is set to indicate successful reception of OUT or SETUP packets. The B flag (alternate ACK) is set to indicate successful reception of OUT data only. (SETUP packets do not affect this flag.) The N flag (NAK) is set to indicate an unsuccessful attempt to send data in response to an IN token. This combination of flags allows all situations to be decoded. The most complex of these is when a SETUP packet immediately follows an OUT phase used to acknowledge the previous transaction. Without this separation the acknowledgement would be lost. #### 6.3.8.5 Automatic Execution of Commands Some standard setup commands directed at endpoint zero are automatically serviced by the USB device hardware. These commands are still passed to the memory buffer. No further action is required to service these commands although they may be used to signal state changes within the software. The following commands are automatically serviced: - Set Address - Set/Clear Feature - Set/Get Configuration - Set/Get Interface - Get Status #### 6.3.8.6 Detecting USB Reset The USB device controller does not provide a way to detect reset on the USB. It is recommended that if a device needs to change state on reset it should use the reception of a **Set Address** command to indicate that a reset has occurred. USB Device Controller 30360D AMD #### 6.3.8.7 Automatic Suspension If the USB device is Idle for more than 5 ms, the device controller enters a suspend state. In this state the device controller does not consume data. A rising edge suspend interrupt is provided to inform the CPU when this occurs. The suspend interrupt may also be used to detect the exit from suspend by using the falling edge of the interrupt. Note: Because the USB device controller will suspend itself if left Idle, the USB device configuration routine (including programming the interrupt controller to recognize request and suspend interrupts from the USB device) must be *fully* completed within 5 ms of bringing the peripheral out of its reset state. # 6.3.8.8 Re-establishing a Connection after Reset During software initialization of the USB device controller, the USBDP and USBDM signals do not automatically enter a disconnect-bus state in which both signals go low for more than 2.5 µs. Instead, after a runtime or hardware reset of the system, the signals stay in a connect-bus state in which USBDP remains high and USBDM remains low. This prevents the USB host from recognizing the need to establish a new bus enumeration, and the logical communication flow remains disrupted. To re-establish logical communication after reset, system initialization software can control a GPIO signal to temporarily (more than 2.5 µs) disable power to USBDP. It is recommended to use the GPIO to toggle an LDO (low drop-out) voltage regulator placed between the USB power supply (VBUS) and the pull-up resistor attached to USBDP. # 6.3.9 Programming Examples for USB Device #### 6.3.9.1 Initialization 1) Configure 48 MHz USB device clock from AUX PLL. 2) Enable USB Device controller. 3) Write 25-byte configuration data to the Configuration register. ``` for( i = 0; i < 25; ++i ) { usbd_config = (unsigned int) config_data_bytes[i]; } wait at least 1 \mus;</pre> ``` 4) Set up Endpoint Control registers (example). 5) Clear FIFO Status registers. ``` // clear Overflow Flag, Underflow Flag, Flush FIFO usbd_ep0rdstat = 0x70; usbd_ep0wrstat = 0x70; usbd_ep1wrstat = 0x70; usbd_ep2wrstat = 0x70; usbd_ep3rdstat = 0x70; usbd_ep4rdstat = 0x70; ``` AMD 30360D USB Device Controller 6) Configure DMA channels. ``` // assign a DMA channel for endpoint 0 receive and build multiple buffer descriptors // assign a DMA channel for endpoint 0 transmit and build multiple buffer descriptors // assign a DMA channel for endpoint 1 transmit and build multiple buffer descriptors, if necessary // assign a DMA channel for endpoint 2 transmit and build multiple buffer descriptors, if necessary // assign a DMA channel for endpoint 3 receive and build multiple buffer descriptors, if necessary // assign a DMA channel for endpoint 4 receive and build multiple buffer descriptors, if necessary ``` - 7) Configure the interrupt type for the USB device request (interrupt controller 0, number 24) as high-level. - 8) Configure the interrupt type for the USB device suspend (interrupt controller 0, number 25) as rising-edge. - 9) Start the Endpoint 0 receive DMA. - 10) Enable USB interrupts. ``` usbd_inten = 0x0000003f; // enable transfer-complete interrupts ``` #### 6.3.9.2 Interrupt Handler The steps to handle an interrupt are shown below. This example handler is for a general USB application and may not be sufficient for a specific application. The handler must be installed before interrupts are enabled. 1) Obtain the USBD interrupt status. ``` status = usbd_intstat// obtain usbd_intstat ``` 2) Execute each interrupt condition. ``` // check if endpoint transfer complete { // if ep0rd completed, execute the process for ep0rd. // if ep0wr completed, execute the process for ep0wr. // if ep1wr completed, execute the process for ep1wr. // if ep2wr completed, execute the process for ep2wr. // if ep3rd completed, execute the process for ep3rd. // if ep4rd completed, execute the process for ep4rd. } ``` 3) Clear the USBD interrupt status. USB Device Controller 30360D AMD # 6.3.10 Hardware Considerations Table 6-10 shows the signals associated with the USB device. The USB root hub port pins have USB 1.1 compliant drivers with the addition of the external circuitry noted in the signal description. The USB device implementation is full speed with the required termination noted in Table 6-10. Low speed is not supported. Table 6-10. USB Device Signals | Signal | Input/Output | Description | | | | | | |--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | USBDP | Ю | Positive signal of differential USB device driver. Requires a 1.5 kohm pull-up resistor to denote a full speed device. Also requires an external ESD protection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | | | | | | Termination Note: Requires an external 20 ohmresistor placed in series within 0.5 inches of the part. | | | | | | | | | Muxed with USBH0P. | | | | | | | USBDM | Ю | Negative signal of differential USB device driver. Requires an external ESD pro tection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | | | | | | Termination Note: Requires an external 20 ohm resistor placed in series within 0.5 inches of the part. | | | | | | | | | Muxed with USBH0M. | | | | | | For changing pin functionality please refer to the **sys\_pinfunc** register in Section 7.3 "General Purpose I/O and Pin Functionality" on page 183. 30360D IrDA # 6.4 IrDA TThe IrDA (Infrared Data Association) peripheral is a serial device that uses an infrared serial bus. Features of this peripheral are: - FIR, MIR, and SIR modes supported - Integrated physical layer (PHY) implementation only an infrared transceiver is needed. - Integrated DMA for block transfer of packet data to/from memory - Support for both Big Endian and Little Endian memory addressing - 16-bit or 32-bit hardware CRC generation and detection - · Interrupt support on send and receive of buffer The operating modes and standards supported are listed in Table 6-11. Table 6-11. IrDA Modes Supported | Mode | Speed | Compliance | |------|-------------------|-------------------------------| | SIR | 2.4 to 115.2 kbps | IrDA 1.0 | | MIR | 1.152 Mbps | IrDA 1.1 with error detection | | FIR | 4.0 Mbps | IrDA 1.1 with error detection | # 6.4.1 IrDA Registers The IrDA peripheral is programmed via a block of registers with a base address as shown in Table 6-12. The register set index is described in Table 6-13. Table 6-12. IrDA Base Address | Name | Physical Base Address | KSEG1 Base Address | |-----------|-----------------------|--------------------| | irda_base | 0x0_1030_0000 | 0x_B030_0000 | Table 6-13. IrDA Registers | Offset | Register Name | Description | |--------|---------------|-------------------------------------------| | 0x0000 | ir_rngptrstat | Infrared Ring Pointer Status | | 0x0004 | ir_rngbsadrh | Infrared Ring Base Address High Register | | 0x0008 | ir_rngbsadrl | Infrared Ring Base Address Low Register | | 0x000C | ir_ringsize | Infrared Ring Size Register | | 0x0010 | ir_rngprompt | Infrared Ring Prompt Register | | 0x0014 | ir_rngadrcmp | Infrared Ring Address Compare Register | | 0x0018 | ir_intclear | IrDA interrupt clear register | | 0x0020 | ir_config1 | Infrared Configuration 1 Register | | 0x0024 | ir_sirflags | Infrared SIR Flags Register | | 0x0028 | ir_statusen | Infrared Status/Enable Register | | 0x002C | ir_rdphycfg | Infrared Read PHY Configuration Register | | 0x0030 | ir_wrphycfg | Infrared Write PHY Configuration Register | | 0x0034 | ir_maxpktlen | Infrared Maximum Packet Length Register | | 0x0038 | ir_rxbytecnt | Infrared Received Byte Count Register | | 0x003C | ir_config2 | Infrared Configuration Register 2 | | 0x0040 | ir_enable | Infrared Interface Configuration Register | # 6.4.1.1 Infrared Ring Pointer Status Register This read-only register gives the current indices for both the transmit and receive ring buffer pointers. The ring buffers form one contiguous memory block with the receive ring buffer beginning at the ring base address and the transmit ring buffer following afterward. ### ir\_rngptrstat - Infrared Ring Pointer Status Offset = 0x0000 | Bits | Name | Description | R/W | Default | |-------|------|----------------------------------------------------------------------------------------------|-----|---------| | 31:15 | _ | Reserved. Read as 0. | R | 0 | | 14 | _ | Reserved. Read as 1. | R | 1 | | 13:8 | TRPI | Transmit Ring Pointer Index. Gives the current pointer location in the transmit ring buffer. | R | 0 | | 7:6 | _ | Reserved. Always read as 0. | R | 0 | | 5:0 | RRPI | Receive Ring Pointer Index. Gives the current pointer location in the receive ring buffer. | R | 0 | # 6.4.1.2 Infrared Ring Base Address High Register This register defines the base address of the transmit and receive ring buffers. The receive ring buffer begins at the specified base address; the transmit ring buffer begins at base address + 512 bytes. ### ir\_rngbsadrh - Infrared Ring Base Address High Register Offset = 0x0004 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RB | AH | | | | Def. | 0 | 0 | 0 | Ω | 0 | Ω | 0 | 0 | 0 | 0 | 0 | 0 | Ω | 0 | Ω | 0 | 0 | Ω | 0 | Ω | 0 | 0 | Ω | Ω | 0 | 0 | Ω | Ω | 0 | Ω | Ω | 0 | | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------|-----|---------| | 31:6 | _ | Reserved. Read/written as 0. | R/W | 0 | | 5:0 | RBAH | Ring buffer base address bits [31:26]. | R/W | 0 | ### 6.4.1.3 Infrared Ring Base Address Low Register This register defines the base address of the transmit and receive ring buffers. The receive ring buffer begins at the specified base address; the transmit ring buffer begins at base address + 512 bytes. # ir\_rngbsadrl - Infrared Ring Base Address Low Register | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|----|---|---|---|---|---|---|---| | | | | | | | | | | | | | | | | | | | | | | | | | RB | AL | | | | | | | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|------|----------------------------------------|-----|---------| | 31:16 | _ | Reserved. Read/written as 0. | R/W | 0 | | 15:0 | RBAL | Ring buffer base address bits [25:10]. | R/W | 0 | 30360D IrDA # 6.4.1.4 Infrared Ring Size Register This register defines the size for both the transmit and receive ring buffers. ### ir\_ringsize - Infrared Ring Size Register Offset = 0x000C | Bits | Name | Description | R/W | Default | |-------|------|-------------------------------------------------------------------------------|-----|---------| | 31:16 | _ | Reserved. Read/written as 0. | R/W | 0 | | 15:12 | TRBS | Transmit ring buffer size and Receive ring buffer size. Each ring buffer size | R/W | 0 | | 11:8 | RRBS | is programmed as follows: | R/W | 0 | | | | 00004 entries (default) | | | | | | 00018 entries | | | | | | 001116 entries | | | | | | 011132 entries | | | | | | 111164 entries | | | | | | All other values are not valid. | | | | 7:0 | _ | Reserved. Read/written as 0. | R/W | 0 | ### 6.4.1.5 Infrared Ring Prompt Register Writing this register forces the infrared controller to read the ownership bits of the transmit and receive ring buffers. Reading this register returns a value of 0x\_0000\_FFFF. # ir\_rngprompt - Infrared Ring Prompt Register Offset = 0x0010 | Bits | Name | Description | R/W | Default | |-------|------|-----------------------------------|-----|---------| | 31:16 | _ | Reserved. Should be written as 0. | W | UNPRED | | 15:0 | D/C | Don't care. | W | UNPRED | # 6.4.1.6 Infrared Ring Address Compare Register Setting the address field in this register will define which IrDA packets to accept. **Note:** This feature must be enabled by setting EN = 1. ### ir\_rngadrcmp - Infrared Ring Address Compare Register | Bits | Name | Description | R/W | Default | |-------|------|---------------------------------|-----|---------| | 31:16 | _ | Reserved. Read/written as 0. | R | 0 | | 15 | EN | Address comparison enable. | R/W | 0 | | | | 0 Comparison disabled. | | | | | | 1 Comparison enabled. | | | | 14:8 | _ | Reserved. Read/written as 0. | R/W | 0 | | 7:0 | ADDR | IrDA packet address to compare. | R/W | 0 | IrDA 30360D AMD # 6.4.1.7 IrDA Interrupt Clear Writing to this register will clear all pending IrDA interrupts. # ir\_intclear - IrDA Interrupt Clear Offset = 0x0018 | Bits | Name | Description | R/W | Default | |------|------|-------------------------------------------------------------------------|-----|---------| | 31:0 | IC | Interrupt Clear. Any write to this register will clear all pending IrDA | W | UNPRED | | | | interrupts. | | | # 6.4.1.8 Infrared Configuration Register 1 This register defines general setup parameters for the IrDA controller. # ir\_config1 - Infrared Configuration Register 1 | Bit 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | _ | | | | | | | | | | | | | | | EL | IL | | TE | RE | ME | RA | TD | CM | FI | MI | SI | SF | ST | TI | RI | | Def. 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|------|-------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:16 | Ī- | Reserved. Read/written as 0. | R/W | 0 | | 15 | EL | Enable external transmit while in loopback. | R/W | 0 | | 14 | IL | Enable internal loopback (FIR only). | R/W | 0 | | 13 | _ | Reserved. Read/written as 0. | R/W | 0 | | 12 | TE | Transmit Enable. Unless in loopback mode, only one transfer direction (transmit or receive) can be enabled at one time. | R/W | 0 | | 11 | RE | Receive Enable. Unless in loopback mode, only one transfer direction (transmit or receive) can be enabled at one time. | R/W | 0 | | 10 | ME | DMA Enable. When set ME allows DMA access to system memory by the IrDA controller. The IrDA has its own DMA controller. | R/W | 0 | | | | This bit should always be set for normal operation. | | | | 9 | RA | Receive all small/runt packets of size less than 4 bytes (SIR mode only). | R/W | 0 | | 8 | TD | Transparency destuffing disable for SIR receive filter. | R/W | 0 | | | | 0 Destuffing enabled. | | | | | | 1 Destuffing disabled. | | | | 7 | CM | Cyclical Redundancy Check (CRC) mode. | R/W | 0 | | | | 0 32-bit CRC | | | | | | 1 16-bit CRC | | | | 6 | FI | Fast infrared mode enable (FIR). When this bit is set the IRFIRSEL output will be a 1 | R/W | 0 | | 5 | MI | Medium infrared mode enable (MIR). When this bit is set the IRFIRSEL output will be a 1 | R/W | 0 | | 4 | SI | Slow infrared mode enable (SIR). When this bit is set the IRFIRSEL output will be a 0 | R/W | 0 | | 3 | SF | Enable SIR byte filter on the receiver (SIR mode only). | R/W | 0 | | 2 | ST | Enable SIR filter when not in SIR mode (test). | R/W | 0 | | 1 | TI | Invert transmit LED signal. | R/W | 0 | | 0 | RI | Invert receive LED signal. | R/W | 0 | 30360D IrDA # 6.4.1.9 Infrared SIR Flags Register This register returns bit sequences for start-of-frame and end-of-frame of an IrDA packet. ### ir\_sirflags - Infrared SIR Flags Register Offset = 0x0024 | Bits | Name | Description | R/W | Default | |-------|------|-----------------------------------------|-----|---------| | 31:16 | _ | Reserved. Read as 0. | R | 0 | | 15:8 | FS | Footer bit sequence for end-of-frame. | R | 0xC1 | | 7:0 | HS | Header bit sequence for start-of-frame. | R | 0xC0 | ### 6.4.1.10 Infrared Status/Enable Register This register defines enabling/disabling of the physical (PHY) layer and gives programming status for the IrDA controller as defined by Infrared Configuration Register 1 (**ir\_config1**). # ir\_statusen - Infrared Status/Enable Register | Bits | Name | Description | R/W | Default | |-------|------|-----------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:16 | _ | Reserved. Read/written as 0. | R/W | 0 | | 15 | Е | Enable PHY layer. | R/W | 0 | | 14 | CE | Configuration Error . This bit is set when more than one operating mode (SIR, MIR, or FIR) is enabled simultaneously. | R | 0 | | 13 | FV | Valid FIR mode configuration. | R | 0 | | 12 | MV | Valid MIR mode configuration. | R | 0 | | 11 | SV | Valid SIR mode configuration. | R | 0 | | 10 | TS | Status of transmit enable (TE) bit. | R | 0 | | 9 | RS | Status of receive enable . | R | 0 | | 8 | CS | Status of Cyclical Redundancy Check mode (CM) bit. | R | 0 | | 7:0 | _ | Reserved. Read as 1. | R | 0xFF | IrDA 30360D AMD ### 6.4.1.11 Infrared Read PHY Configuration Register This register returns the settings of the the last value in ir\_wrphycfg when bit 15 (Enable) of the ir\_statusen register is 0. When Enable is set, a write to ir\_wrphycfg will not update into ir\_rdphycfg until enable is 0 again. ### ir\_rdphycfg - Infrared Read PHY Configuration Register | Bits | Name | Description | R/W | Default | | | |-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|--|--| | 31:16 | _ | Reserved. Read as 0. | R | 0 | | | | 15:10 | BR | Baud rate (see "Programming Considerations" on page 116). | R | 0 | | | | 9:5 | PW | Pulse width (see "Programming Considerations" on page 116). | R | 0 | | | | 4:0 | Р | This register will determine the number of preamble bytes to send for FIR, or start flags for MIR. | R | 0 | | | | | | It should be interpreted as 1 less than the actual number of preamble bytes/start flags required (i.e. setting this field to 1 will cause 2 start flags to be sent in MIR mode). | | | | | | | | This field does not apply to SIR. | | | | | # 6.4.1.12 Infrared Write PHY Configuration Register This register defines the settings of the physical layer (PHY) interface. When read this register returns the last value written to it. The status of these values may be read by the Infrared Read PHY Configuration Register, **ir\_rdphycfg** when bit 15 (Enable) of the **ir\_statusen** register is 0. ### ir\_wrphycfg - Infrared Write PHY Configuration Register | Bits | Name | Description | R/W | Default | |-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:16 | _ | Reserved. Read/written as 0. | R/W | 0 | | 15:10 | BR | Baud rate (see "Programming Considerations" on page 116). | R/W | 0 | | 9:5 | PW | Pulse width (see "Programming Considerations" on page 116). | R/W | 0 | | 4:0 | Р | This register will determine the number of preamble bytes to send for FIR, or start flags for MIR. | R/W | 0 | | | | It should be interpreted as 1 less than the actual number of preamble bytes/start flags required (i.e. setting this field to 1 will cause 2 start flags to be sent in MIR mode). | | | | | | This field does not apply to SIR. | | | 30360D IrDA # 6.4.1.13 Infrared Maximum Packet Length Register This register defines the maximum length of a received IrDA packet. ### ir\_maxpktlen - Infrared Maximum Packet Length Register Offset = 0x0034 | Bits | Name | Description | R/W | Default | |-------|------|---------------------------------|-----|---------| | 31:13 | _ | Reserved. Read/written as 0. | R/W | 0 | | 12:0 | ML | Maximum received packet length. | R/W | 0 | # 6.4.1.14 Infrared Receive Byte Count Register This register returns the current number of received bytes. ### ir\_rxbytecnt - Infrared Receive Byte Count Register Offset = 0x0038 | Bits | Name | Description | R/W | Default | | |-------|------|----------------------|-----|---------|--| | 31:13 | _ | Reserved. Read as 0. | R | 0 | | | 12:0 | RBCR | Received byte count. | R | 0 | | # 6.4.1.15 Infrared Configuration Register 2 This register defines general setup parameters for the IrDA controller. #### ir\_config2 - Infrared Configuration Register 2 Offset = 0x003C | Bits | Name | Description | R/W | Default | | | | | | |-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------|--|--|--|--|--| | 31:16 | _ | Reserved. Read/written as 0. | R/W | 0 | | | | | | | 15:9 | _ | Reserved. Read as 1. | R | 0x7F | | | | | | | 8 | IE | Interrupt Enable. Setting this bit will allow interrupts to be generated when a ring buffer has been transmitted or received. Writing to the ir_intclear register will clear all pending interrupts. | ng buffer has been transmitted or received. Writing to the ir_intclear | | | | | | | | 7:6 | FS | Filter selection for finite impulse response DPLL. 00 Highest filter 01 Medium high filter 10 Medium low filter 11 Lowest filter | R/W | 0x0 | | | | | | | 5 | DA | Disable adjacent pulse width packet circuit in the FIR DPLL. 0 Circuit enabled 1 Circuit disabled | R/W | 0 | | | | | | | 4 | DP | Disable pulse width adjustment circuit in the FIR DPLL. | R/W | 0 | | | | | | IrDA 30360D AMD | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 3:2 | CS | PHY layer clock speed. | R/W | 0x0 | | | | 00 40 MHz | | | | | | 01 48 MHz | | | | | | 10 56 MHz | | | | | | 11 64 MHz | | | | | | Note that the IrDA clock must be configured to match value set in CS. The IrDA clock is programmed from the clock generator; see Section 7.1 "Clocks" on page 168. | | | | 1 | Р | One receive pin mode. | R/W | 0 | | | | 0 Two pins for receive | | | | | | 1 One pin each for receive and speed select (slow or fast) | | | | 0 | MI | Mode inversion (when P=1). | R/W | 0 | | | | 0 Fast speed is chosen by asserting speed select low. | | | | | | 1 Fast speed is chosen by asserting speed select high. | | | # 6.4.1.16 Infrared Enable Register This register defines the IrDA peripheral interface setup and has a bit to enable clocks to the IrDA module. The correct routine for bringing the IrDA out of reset is as follows: 1) Set the CE bit to enable clocks with the HC, C, and E bit set appropriately. # ir\_enable - Infrared Enable Register | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|----|----|---|---| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | HC | CE | С | E | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:4 | _ | Reserved. Read/written as 0. | R/W | 0 | | 3 | НС | Half clock speed for IrDA clock. | R/W | 0 | | | | 0 Clock runs at full system bus frequency. | | | | | | 1 Clock runs at one-half system bus frequency. | | | | | | Note that HC is not just for power savings. HC must be set when the system bus is greater than 100 MHz. | | | | 2 | CE | Clock enable for the IrDA module. | R/W | 0 | | | | 0 Disable clocks. | | | | | | 1 Enable clocks. | | | | 1 | С | Coherent. | R/W | 1 | | | | 0 Memory accesses are marked non coherent | | | | | | Memory accesses are marked coherent | | | | | | For more information on coherency see Section 2.8.2 "SBUS Coherency Model" on page 41 for more information on coherency. | | | | 0 | Е | Endian mode. | R/W | 1 | | | | 0 Little Endian | | | | | | 1 Big Endian | | | 30360D IrDA ### 6.4.2 Hardware Considerations Table 6-14 describes the connection between the IrDA peripheral and the external transceiver. Table 6-14. IrDA Hardware Connections | Signal | Input/Output | Description | | | | | | |----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | IRDATX | 0 | Serial IrDA output. Muxed with GPIO[19]. | | | | | | | IRDARX | 1 | Serial IrDA input. | | | | | | | IRFIRSEL | 0 | Output which will signal at which speed the IrDA is currently set. This signal is not necessary for IrDA operation. This pin will be driven high when IrDA is configured for FIR or MIR. This pin will be driven low for SIR mode. Muxed with GPIO[15] which controls the pin out of hardware reset, runtime reset | | | | | | | | | and Sleep. | | | | | | For changing pin functionality refer to the **sys\_pinfunc** register in Section 7.3 "General Purpose I/O and Pin Functionality" on page 183. # 6.4.3 Programming Considerations #### 6.4.3.1 Initialization First the IrDA clock must be set to match the CS setting in the **ir\_config2** register. Please see Section 7.1 "Clocks" on page 168 for more information. Second, enable peripheral logic by programming the **ir\_enable** register: HC should be set to 1 for low power or if the system bus is greater than 100 MHz, CE must be set to 1 to enable the peripheral logic, C should be set to 1 for dcache to respond to irda accesses on the system bus if it has the data, and E should be set for the appropriate endianess. Next, the **sys\_pinfunc** register bits must be set to the alternate (IrDA) function: IRF can optionally be set to 1 to enable IrDA to drive the FIRSEL pin (this pin is not required if external logic takes care of setting the transceiver speed). IRD must be set to 0 to enable data transmission through the IRTXD pin. ### 6.4.3.2 Power Management The HC bit in the **ir\_enable** register can be used to run the IRDA at half the system bus. The CE should be disabled when not using the IRDA to gate clocks from this peripheral. IrDA 30360D AMD # 6.4.3.3 Programming Notes IrDA can be operated at speeds ranging from 2400 bps to 4 Mbps. Table 6-15 shows the proper parameters to configure communications speed and IrDA mode. Table 6-15. IrDA PHY Configuration Table | | | | | Preamble/Start | | | |------|-------------|-----------|-----|----------------|-----|-------------------| | Mode | Speed (bps) | Baud Rate | min | min nom | | Flags | | SIR | 2400 | 47 | 0 | 12 | 12 | N/A | | SIR | 9600 | 11 | 0 | 12 | 12 | N/A | | SIR | 19200 | 5 | 1 | 12 | 12 | N/A | | SIR | 38400 | 2 | 3 | 12 | 14 | N/A | | SIR | 57600 | 1 | 5 | 12 | 16 | N/A | | SIR | 115200 | 0 | 11 | 12 | 20 | N/A | | MIR | 1150000 | 0 | N/A | 8 | N/A | 2 (P field = 1) | | FIR | 4000000 | 0 | N/A | N/A | N/A | 16 (P field = 15) | Table 6-16, Table 6-17 and Table 6-18 show the ordered steps for programming the IrDA peripheral for each mode. Table 6-16. Fast Infrared Mode (FIR) | Step | Register | Value | Notes | |------|--------------|--------------|--------------------------------------------------------------------------------------------------------------------| | 1 | ir_enable | 0x000E | Enable half clock speed (HC), clocks (CE), coherency (C), and little endian (E). | | 2 | ir_statusen | 0x0000 | Clear bit E to allow peripheral programming (disable IrDA). | | 3 | ir_maxpktlen | 0x0020 | 32 bytes maximum per packet | | 4 | ir_wrphycfg | 0x000F | 16 preamble bytes (P field requires 1 less than number needed) | | 5 | ir_config1 | 0x1C40 | Enable transmitter (TE), receiver (RE), memory scheduler (ME), and fast infrared mode (FI). | | | | | NOTE: set pin inversion bits (TI and/or RI) accordingly for proper transceiver operation. | | 6 | ir_rngbsadrl | user defined | Write the physical address of ring buffer memory. | | | | | NOTE: The final address must have zeros for address bits 9:0 (i.e. the address must reside on a 1 KByte boundary). | | 7 | ir_rngbsadrh | user defined | Write the physical address of ring buffer memory. | | | | | NOTE: The final address must have zeros for address bits 9:0 (i.e. the address must reside on a 1 KByte boundary). | | 8 | ir_ringsize | user defined | Write the desired ring size. | | 9 | ir_config2 | 0x0004 | Set the PHY clock speed to 48 MHz. | | 10 | ir_statusen | 0x8000 | Set bit E to enable the peripheral, then read register again for correct status (should equal 0xA6FF). | | 11 | ir_rngprompt | 0x0000 | Write a zero to this register to start the IrDA transfers. | IrDA Table 6-17. Medium Infrared Mode (MIR) | Step | Register | Value | Notes | | |------|--------------|--------------|--------------------------------------------------------------------------------------------------------------------|--| | 1 | ir_enable | 0x000E | Enable half clock speed (HC), clocks (CE), coherency (C), and little endian (E). | | | 2 | ir_statusen | 0x0000 | Clear bit E to allow peripheral programming (disable IrDA). | | | 3 | ir_maxpktlen | 0x0020 | 32 bytes maximum per packet | | | 4 | ir_wrphycfg | 0x0101 | 1 preamble byte (P field requires one less than number needed), Pulse Width = 8 | | | 5 | ir_config1 | 0x1C20 | Enable transmitter (TE), receiver (RE), memory scheduler (ME), and medium infrared mode (MI). | | | | | | NOTE: Set pin inversion bits (TI and/or RI) accordingly for prope transceiver operation. | | | 6 | ir_rngbsadrl | user defined | ed Write the physical address of ring buffer memory. | | | | | | NOTE: the final address must have zeros for address bits 9:0 (i.e. the address must reside on a 1 KByte boundary). | | | 7 | ir_rngbsadrh | user defined | Write the physical address of ring buffer memory. | | | | | | NOTE: The final address must have zeros for address bits 9:0 (i.e. the address must reside on a 1 KByte boundary). | | | 8 | ir_ringsize | user defined | Write the desired ring size. | | | 9 | ir_config2 | 0x0004 | Set the PHY clock speed to 48 MHz. | | | 10 | ir_statusen | 0x8000 | Set bit E to enable the peripheral, then read register again for correct status (should equal 0x96FF). | | | 11 | ir_rngprompt | 0x0000 | Write a zero to this register to start the IrDA transfers. | | 30360D IrDA | Table 6-18. | Slow | Infrared | Mode (SIR) | | |-------------|------|----------|------------|---| | | | | | • | | Step | Register | Value | Notes | | |------|--------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | ir_enable | 0x000E | Enable half clock speed (HC), clocks (CE), coherency (C), and little endian (E). | | | 2 | ir_statusen | 0x0000 | Clear bit E to allow peripheral programming (disable IrDA). | | | 3 | ir_maxpktlen | 0x0020 | 32 bytes maximum per packet. | | | 4 | ir_wrphycfg | 0x0180 | Baudrate = 0 (115200), Pulse width = 12. | | | 5 | ir_config1 | 0x1E10 | Enable transmitter (TE), receiver (RE), memory scheduler (ME), receive all runt packets (RA), and slow infrared mode (SI). Note: set pin inversion bits (TI and/or RI) accordingly for proper transceiver operation. | | | 6 | ir_rngbsadrl | User Defined | d Write the physical address of ring buffer memory. | | | | | | NOTE: The final address must have zeros for address bits 9:0 (i.e. the address must reside on a 1 KByte boundary). | | | 7 | ir_rngbsadrh | User Defined | Write the physical address of ring buffer memory. | | | | | | NOTE: The final address must have zeros for address bits 9:0 (i.e. the address must reside on a 1 KByte boundary). | | | 8 | ir_ringsize | User Defined | Write the desired ring size. | | | 9 | ir_config2 | 0x0004 | Set the PHY clock speed to 48 MHz. | | | 10 | ir_statusen | 0x8000 | Set bit E to enable the peripheral, then read register again for correct status (should equal 0x8EFF). | | | 11 | ir_rngprompt | 0x0000 | Write a zero to this register to start the IrDA transfers. | | ### **Ring Buffers** The IrDA controller is designed to allow the CPU to access the IR media through a system of "rings" set up in memory. Each ring entry corresponds to a LAN packet and stores information and status about that packet as well as the physical address of where the data for that packet is stored. The ring area is split into two areas: Transmit and Receive. The receive ring starts at the Base Address location (specified by the contents of the ring base address registers) and the transmit ring starts at the Base Address + 512 bytes (decimal). Each ring entry contains 8 bytes with a maximum of 64 ring entries in each of the transmit and/or receive ring areas. The actual number of entries used is programmed via the ir\_ringsize regis- The format for each transmit ring entry is shows in Figure 6-2. Figure 6-2. Transmit Ring Buffer Entry Format Table 6-19. Transmit Ring Buffer Entry Format Description | Bits | Name | Description | R/W | Default | |---------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------| | Byte 0<br>bits 7:0 | COUNT[7:0] | Number of bytes to transmit (lowest 8 bits) | R/W | User<br>Assigned | | Byte 1:<br>bits 7:4 | _ | Reserved. Read/written as 0. | R/W | 0 | | Byte 1:<br>bits 3:0 | COUNT[11:8] | Number of bytes to transmit (upper 4 bits) | R/W | User<br>Assigned | | Byte 2:<br>bits 7:0 | _ | Reserved. Read/written as 0. | R/W | 0 | | Byte 3:<br>bit 7 | 0 | Ownership flag. User has ownership of the packet. Hardware has ownership of the packet and is sending the packet data to the transmitter. Hardware clears this bit when the packet has been sent. | R/W | User<br>Assigned | | Byte 3:<br>bit 6 | DC | Disable the transmit CRC. 0 Used for synchronous packet operation. 1 Used by IrDA SIR mode. Hardware clears this bit when the packet has been sent. | R/W | User<br>Assigned | | Byte 3:<br>bit 5 | BC | Force a bad CRC. O Normal CRC operation. Send an 'invalid' CRC flag in the packet. Used to test receiver CRC checking. Hardware clears this bit when the packet has been sent. | R/W | User<br>Assigned | | Byte 3:<br>bit 4 | NP | Need an indication pulse. Normal operation. Transmit an indication pulse after the packet has been transmitted. Hardware clears this bit when the packet has been sent. | R/W | User<br>Assigned | | Byte 3:<br>bit 3 | FU | Force an underrun condition. O Normal operation. Force an underrun on this packet. Packet size must be greater than 18 bytes. Used for testing only. | R/W | User<br>Assigned | | Byte 3:<br>bit 2 | R | Request to disable transmitter. O Normal operation. Hardware will clear ir_config1 transmit enable (TE) bit after this packet has been transmitted. Used to shut down the transmitter immediately after the last packet. | R/W | User<br>Assigned | | Byte 3:<br>bit 1 | _ | Reserved. Read/written as 0. | R/W | 0 | | Byte 3:<br>bit 0 | UR | Hardware Underrun error. This bit is set if a hardware underrun occurs during transmission of a packet. Used only to find hardware errors. | R | 0 | | Byte 4:<br>bits 7:0 | ADDR[7:0] | Address of data to transmit (bits 7:0). | R/W | User<br>Assigned | | Byte 5:<br>bits 7:0 | ADDR[15:8] | Address of data to transmit (bits 15:8). | R/W | User<br>Assigned | | Byte 6:<br>bits 7:0 | ADDR[23:16] | Address of data to transmit (bits 23:16). | R/W | User<br>Assigned | | Byte 7:<br>bits 7:0 | ADDR[31:24] | Address of data to transmit (bits 31:24). | R/W | User<br>Assigned | IrDA 30360D AMD The format for each receive ring entry is described in Figure 6-3. Figure 6-3. Receive Ring Buffer Entry Format Table 6-20. Receive Ring Buffer Entry Format Description | Bits | Name | Description | R/W | Default | |---------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------| | Byte 0<br>bits 7:0 | COUNT[7:0] | Number of bytes received (lowest 8 bits) | R/W | User<br>Assigned | | Byte 1:<br>bits 7:5 | _ | Reserved. Read/written as 0. | R/W | 0 | | Byte 1:<br>bits 4:0 | COUNT[12:8] | Number of bytes received (upper 5 bits) | R/W | User<br>Assigned | | Byte 2:<br>bits 7:0 | _ | Reserved. Read/written as 0. | R/W | 0 | | Byte 3:<br>bit 7 | 0 | Ownership flag. User has ownership of the packet. Hardware has ownership of the packet and is writing packet data from the receiver to memory. | R/W | User<br>Assigned | | Byte 3:<br>bit 6 | PE | Hardware clears this bit when the packet has been received. PHY layer error detected. | R/W | User<br>Assigned | | Byte 3:<br>bit 5 | CE | CRC error detected. Valid for FIR and MIR modes only. | R/W | User<br>Assigned | | Byte 3:<br>bit 4 | ML | Maximum packet length reached. For SIR mode, data will continue to be received in adjacent packets. However, for FIR and MIR modes, subsequent data will be dropped. | R/W | User<br>Assigned | | Byte 3:<br>bit 3 | FO | Internal hardware FIFO overflow. This should not occur under normal operation. | R/W | User<br>Assigned | | Byte 3:<br>bit 2 | SE | SIR error detected. If the SIR filter is enabled, this flag will be set if an end flag is not received. | R/W | User<br>Assigned | | Byte 3:<br>bits 1:0 | _ | Reserved. Read/written as 0. | R/W | 0 | | Byte 4:<br>bits 7:0 | ADDR[7:0] | Address of data to receive (bits 7:0). | R/W | User<br>Assigned | | Byte 5:<br>bits 7:0 | ADDR[15:8] | Address of data to receive (bits 15:8). | R/W | User<br>Assigned | | Byte 6:<br>bits 7:0 | ADDR[23:16] | Address of data to receive (bits 23:16). | R/W | User<br>Assigned | | Byte 7:<br>bits 7:0 | ADDR[31:24] | Address of data to receive (bits 31:24). | R/W | User<br>Assigned | 30360D IrDA On the transmit side the descriptors are set up and point to the data associated with them. Each buffer has an ownership bit that tells the hardware it has been given control of that buffer. When the hardware has finished with a buffer it will clear the 'O' bit. If polling this is how software can tell whether a receive or transit is done. When using interrupts, when the hardware is finished either transmitting or receiving an interrupt will be generated if they are enabled in the **ir\_config2** register. See Section 5.0 "Interrupt Controller" on page 81. Buffers are in a ring structure and are always accessed in sequence. Once the controller reaches a buffer in which the ownership bit is not set, it will stop the chaining at that point and will require the processor to "PROMPT" it to look at the buffer again and restart the chaining. Ethernet MAC Controller 30360D AMD # 6.5 Ethernet MAC Controller The Au1000 processor contains two Ethernet MAC devices. The MAC provides the interface between the host application and the PHY layer through the Media Independent Interface (MII). The PHY layer device is external to the processor. The MAC supports the protocol requirements to meet the Ethernet/IEEE 802.3 specification. The MAC operates in both half and full duplex modes. In half duplex mode the MAC is compliant with section 4 of ISO/IEC 8802-3 (ANSI/IEEE Standard) and ANSI/IEEE 802.3. The MAC provides programmable enhanced features designed to minimize host supervision, bus utilization and pre/post message processing. These features include ability to disable retries after a collision, dynamic FCS generation on a frame by frame basis, automatic pad field insertion and deletion to enforce minimum frame size attributes, automatic retransmission and detection of collision frames. The MAC can sustain transmission or reception of minimal size back to back packets at full line speed with an inter-packet gap of 9.6 µs for 10 Mbps and 0.96 µs for 100 Mbps. A dedicated DMA engine is implemented to support the MAC so that the general purpose DMA is not required. #### The primary attributes of the MAC are: - Transmit and receive message data encapsulation with framing and error detection. - Frame boundaries are delimited and frames are synchronized. Error detection is done at the physical medium transmission level. - Media access management is supported through medium allocation and contention resolution. This is accomplished through collision avoidance and handling. The MAC handles collision per the ISO 8802.3 specification. - Support for flow control during full duplex mode is accomplished by decoding of control frames and disabling the transmitter in conjunction with generation of control frames. - The serial control interface supports the MII protocol to interface to an MII based PHY. # The MAC features are: - IEEE 802.3, 802.3u, 803.3x specification compliance - 10/100 Mbps data transfer rates - IEEE 802.3 compliant MII interface to talk to an external PHY - · Full and half duplex - CSMA/CD in half duplex - Flow control support for full duplex - Collision detection and auto retransmit on collisions in half duplex - Preamble generation and removal - Automatic 32 bit CRC generation and checking - · Optional automatic Pad stripping on the receive packets. - · Loopback support on the MII - Filtering modes supported on the Ethernet side: - One 48 bit perfect address - 64 hash-filtered multicast addresses - Pass all multicast addresses - Promiscuous Mode - Pass all incoming packets with a status report - Toss bad packets - Separate 32 bit status returned for transmit and receive packets - Jumbo packet (0x2800 bytes) - Big/Little Endian data format support # The following PHY interfaces are supported: - MII Ethernet 4bit parallel PHY per IEEE 802.3u spec - MII Management 2 wire bus to control and receive status from PHY - . HPNA 1.0 support across MII The control registers for the MAC are used for address filtering, packet filter for good and bad frames, 48-bit MAC address with a local station address, a multicast table for filtering multicast frames and more. Each register is 32 bits wide. #### 6.5.1 **Ethernet Base Address Registers** The two Ethernet MACs contained in the Au1000 processor are located at the base addresses shown in Table 6-21. In addition, the base addresses for the enable registers and the MAC DMA registers are shown. **KSEG1 Base Address** Name **Physical Base Address** mac0\_base 0x0\_1050\_0000 0x\_B050\_0000 mac1\_base 0x0\_1051\_0000 0x\_B051\_0000 macen\_base 0x0\_1052\_0000 0x\_B052\_0000 macdma0\_base 0x0\_1400\_4000 0x\_B400\_4000 0x0\_1400\_4200 0x\_B400\_4200 macdma1\_base Table 6-21. Ethernet Base Addresses #### 6.5.2 **MAC Configuration Registers** The Ethernet MAC registers are listed in Table 6-22. Each Ethernet MAC has an identical register set with identical offsets from mac0\_base and mac1\_base. | Offset | Register Name | Description | |--------|---------------|------------------------------------------------------------| | 0x0000 | mac_control | Operation Mode and address filter | | 0x0004 | mac_addrhigh | High 16 bits of the MAC physical address | | 0x0008 | mac_addrlow | Lower 32 bits of the MAC physical address | | 0x000C | mac_hashhigh | High 32 bits of the Multicast hash address | | 0x0010 | mac_hashlow | Low 32 bits of the Multicast hash address | | 0x0014 | mac_miictrl | Control of PHY management interface | | 0x0018 | mac_miidata | Data to be written or read from PHY over control interface | | 0x001C | mac_flowctrl | Control Frame Generation Control | | 0x0020 | mac_vlan1 | VLAN1 Tag | | 0x0024 | mac_vlan2 | VLAN2 Tag | Table 6-22. MAC Configuration Register Descriptions Ethernet MAC Controller 30360D ### 6.5.2.1 MAC Control Register The MAC Control Register establishes the receive and transmit operating modes and controls for address filtering and packet filtering. Note that the PM, PR, IF, HP and HO bits in the MAC Control register will determine the address filtering mode. The RA, DB, PC and PB bits will determine the packet filter mode. The first bit of the destination address will determine if the address is a physical address (first bit = 0) or a multicast address (first bit = 1). If all bits in the destination address are set to 1 then the address is a broadcast address. | Bits | Name | Description | R/W | Default | |-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31 | RA | Receive All. | R/W | 0 | | | | 0 Normal Operation | | | | | | All incoming packets will be received regardless of the destination address. | | | | | | The address filter status is reported in Receive Status bit Filtering Fail. | | | | | | The Packet Filter bit in the Receive Status is set for all error-free frames regardless of the Destination Address field. | | | | 30 | EM | Endian mode for data buffers. | R/W | 0 | | | | 0 Little endian | | | | | | 1 Big endian | | | | 29:24 | _ | Reserved. Should be cleared. | R | 0 | | 23 | DO | Disable Receive Own. | R/W | 0 | | | | 0 The MAC receives all packets that are given by the PHY. | | | | | | The MAC disables reception of frames when the TXEN is asserted. The MAC ignores any loop backed receive packets. | | | | | | This bit should be cleared when the full duplex mode bit is set or the Operating Mode is set to other than Normal Mode. | | | | 22:21 | LM | Loopback Operating Mode. | R/W | 00 | | | | 00 Normal Mode | | | | | | 01 Internal Loopback | | | | | | 10 External Loopback | | | | | | 11 Reserved | | | | 20 | F | Full Duplex Mode. | R/W | 0 | | | | 0 Half duplex mode | | | | | | 1 Full duplex mode | | | | | | Note: Be sure to disable both the transmitter and receiver before changing duplex modes. | | | | 19 | PM | Pass All Multicast. | R/W | 0 | | | | 0 Normal | | | | | | All incoming frames with a multicast destination address (first bit in<br>the destination address field is '1') are received and the Filter Fail bit<br>reset. | | | | | | Incoming frames with physical address destinations are filtered according to HP (bit 13) and HO (bit 15). | | | | 18 | PR | Promiscuous Mode. | R/W | 1 | | | | 0 Normal | | | | | | Any incoming valid frame is received regardless of its destination address. | | | | | | The Filter Fail bit is always cleared in Promiscuous Mode. | | | | Bits | Name | Description | R/W | Default | |------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 17 | IF | Inverse Filtering. | R/W | 0 | | | | 0 Normal. | | | | | | 1 Physical addresses are checked with inverse filtering. In other words<br>if the address passes a perfect address filter, the frame is not passed;<br>if the address fails a perfect filter, the frame is passed. | | | | | | This is valid only during perfect filtering mode. | | | | 16 | РВ | Pass Bad Frames. | R/W | 0 | | | | 0 Normal. | | | | | | All incoming frames that passed the address filtering are received including runt frames, collided frames, or truncated frames caused by buffer overflow. | | | | | | The Packet Filter bit is set for error frames that pass the Address filtering. If all received bad frames are required, promiscuous mode (bit 18) should be set. | | | | 15 | НО | Hash Only Filtering Mode. | R/W | 0 | | | | Perfect address filtering mode for physical addresses. | | | | | | Imperfect address filtering mode both for physical and multicast addresses. | | | | | | Setting this bit is valid only if HP=1. | | | | 14 | _ | Reserved. Should be cleared. | R | 0 | | 13 | HP | Hash/Perfect Filtering Mode. | R/W | 0 | | | | Address Check block does a perfect address filter of incoming frames according the address specified in the MAC Address register. | | | | | | Address Check block does imperfect address filtering of multicast<br>incoming frames according to the hash table specified in the multicast<br>Hash Table Register. If the Hash Only (HO) bit is set, then physical<br>addresses are imperfectly filtered too. If the Hash Only bit (HO) is<br>reset, then physical addresses are perfect address filtered according<br>to the MAC Address Register. | | | | 12 | LC | Late Collision Control. | R/W | 0 | | | | 0 Abort frame transmission on a late collision. | | | | | | Enable the retransmission of the collided frame even after the collision period (late collision). | | | | | | In either case the Late Collision Status is appropriately updated in the Transmit Packet Status. | | | | | | This bit is valid only when operating in half duplex mode. | | | | 11 | DB | Disable Broadcast Frames. | R/W | 0 | | | | 0 Forward all the broadcast frames to the application. (Packet Filter bit is set.) | | | | | | Disable the reception of broadcast frames. (Packet Filter bit is cleared.) | | | | 10 | DR | Disable Retry. | R/W | 0 | | | | 0 The MAC will attempt 16 transmissions before signaling a retry error. | | | | | | The MAC will attempt transmission of a frame only once. When a collision is seen on the bus, the MAC will ignore the current frame and go to the next frame and a retry error will be reported in the Transmit Status. | | | | | | This bit is valid only when operating in half duplex mode. | | | | 9 | 1_ | Reserved. Should be cleared. | R | 0 | | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 8 | AP | Automatic Pad Stripping. O Pass all the incoming frames to the host unmodified. | R/W | 0 | | | | Strip the pad field on all the incoming frames if the length field is less than 46 bytes. The FCS field is also stripped, because it is computed at the transmitting station based on the data and pad field characters and will therefore be invalid for a receive frame that has had the pad characters stripped. Receive frames which have a length field of 46 bytes or greater will be passed to the host unmodified (FCS is not stripped). | | | | | | Pad stripping is done only on the IEEE 802.3 formatted frames (frames with Length field). | | | | 7:6 | BL | Backoff Limit. The Backoff limit determines the integer number of slot times the MAC waits before rescheduling a transmission attempt (during retries after a collision). | R/W | 00 | | 5 | DC | Deferral Check. O The deferral check is disabled in the MAC and the MAC defers indefinitely. | R/W | 0 | | | | 1 The deferral check is enabled in the MAC. The MAC will abort the transmission attempt if it has deferred for more than 24,288 bit times. Deferring starts when the transmitter is ready to transmit, but is prevented from doing so because CRS is active. Defer time is not cumulative. In other words, if the transmitter defers, then transmits, collides, backs off, and then has to defer again after completion of backoff, the deferral timer resets to 0 and restarts. | | | | | | This bit is valid only when operating in half duplex mode. | | | | 4 | _ | Reserved. Should be cleared. | R | 0 | | 3 | TE | Transmitter Enable. O The MAC transmitter is disabled and will not transmit any frames on the MII interface. | R/W | 0 | | | | 1 The MAC transmitter is enabled and it will transmit frames from the buffer on to the MII interface. | | | | 2 | RE | Receiver Enable. | R/W | 0 | | | | The MAC receiver is disabled and will not receive any frames from the MII interface. | | | | | | The MAC receiver is enabled and will receive frames from the MII interface. | | | | 1:0 | _ | Reserved. Should be cleared. | R | 0 | ### 6.5.2.2 MAC Address High and Low Registers The MAC Address High Register contains the upper 16 bits of the physical address of the MAC. The MAC Address Low Register contains the lower 32 bits of the physical address of the MAC. It is the responsibility of the system designer to provide the MAC address for the system. The MAC address will be compared with the destination address from the incoming frame with PADR[0] (bit 0 of the Mac Address Low register) being compared with the first bit of the destination address and PADR[47] (bit 15 of the MAC Address High register) compared with the 48th bit of the destination address. Example: To program the MAC address 00.50.c2.0c.20.10 the MAC address registers should be programmed as follows: mac\_addrhigh = 0x00001020 mac\_addrlow = 0x0CC25000 mac\_addrhigh Offset = 0x0004 | Bits | Name | Description | R/W | Default | |-------|-------------|-----------------------------------------------------------------------------------------------------|-----|---------| | 31:16 | _ | Reserved. Should be cleared. | R | 0 | | 15:0 | PADR[47:32] | Physical Address [47:32]. Contains the upper 16 bits (47 to 32) of the Physical Address of the MAC. | R/W | 0xFFFF | mac\_addrlow Offset = 0x0008 | Bits | Name | Description | R/W | Default | |------|------------|---------------------------------------------------------------------------------------------------|-----|-----------| | 31:0 | PADR[31:0] | Physical Address [31:0]. Contains the lower 32 bits (31 to 0) of the Physical Address of the MAC. | R/W | 0xFFFFFFF | Ethernet MAC Controller 30360D AMD ### 6.5.2.3 Multicast Address High Hash Table and Low Hash Table Register The 64-bit multicast address hash table is used for group address filtering. For hash filtering, the contents of the destination address in the incoming frame is passed through the CRC logic and the upper 6 bits of the CRC register are used to index the contents of the Hash table. The most significant bit determines the register to be used (1 = Hi, 0 = Low), while the other five bits determine the bit within the register. A value of '00000' selects the bit 0 of the selected register and a value of '11111' selects the bit 31 of the selected register. If the corresponding bit in the hash table is '1', then the multicast frame is accepted, otherwise it is rejected. If the Pass All Multicast is set, then all multi-cast frames are accepted regardless of the multi-cast hash values. The Multi Cast Hash Table High Register contains the higher 32 bits of the hash table and the Multi Cast Hash Table Low Register contains the lower 32 bits of the hash table. | Bits | Name | Description | R/W | Default | |------|------------|--------------------------------------------------------------------------------------------------|-----|------------| | 31:0 | MCH[63:32] | Multicast Address Hash Table High. These bits map to the upper 32 bits of the 64-bit hash table. | R/W | 0x00000000 | | mac_ | mac_hashlow Offset = 0x0010 | | | | | | | | | | | | | | | 010 | | | | | | | | | | | | | | | | | |------|-----------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | MCH[31:0] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |------|-----------|-------------------------------------------------------------------------------------------------|-----|------------| | 31:0 | MCH[31:0] | Multicast Address Hash Table Low. These bits map to the lower 32 bits of the 64-bit hash table. | R/W | 0x00000000 | # 6.5.2.4 MII Control Register The MII Address Register is used to control and generate the Management cycles to the External PHY Controller chip. A write to this register will generate a read/write access on the MII Management Interface (MDIO/MDC) bus to an external PHY device. | Bits | Name | Description | R/W | Default | |-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:16 | _ | Reserved. Should be cleared. | R | 0 | | 15:11 | PHYADDR | PHY Address. These bits tell which of the 32 possible PHY devices are being accessed. | R/W | 00000 | | 10:6 | MIIREG | MII register. These bits select the desired MII register in the selected PHY device. | R/W | 00000 | | 5:2 | _ | Reserved. Should be cleared. | R | 0 | | 1 | MW | MII Write. | R/W | 0 | | | | 0 Operation will be a read (data read is placed in MII Data Register) | | | | | | Operation will be a write (data to be written is taken from MII Data<br>Register) | | | | 0 | МВ | MII Busy. This bit should read a logic 0 before writing to the MII address and MII data registers. This bit should be reset to 0 when writing to the MII address register. | R/W | 0 | | | | This bit will be set by the MAC to signify that a read or write access to the external PHY is in progress. For a write operation the data register should be kept valid until this bit is cleared by the MAC. For a read operation the MII data register is invalid until this bit is cleared by the MAC. | | | | | | The MII address register should not be modified until this bit is cleared. The MAC clears this bit after the PHY access is done. | | | # 6.5.2.5 MII Data Register The MII Data Register contains the data to be written to the PHY register specified in the MII address register, or it contains the read data from the PHY register whose address is specified in the MII address register. | | Bits | Name | Description | R/W | Default | |---|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | Ī | 31:16 | _ | Reserved. Should be cleared. | R | 0 | | | 15:0 | MIIDATA | MII Data. 16-bit value read from the PHY after a MII read operation, or the 16-bit data value to be written to the PHY before a MII write operation. | R/W | 0x0000 | 30360D Ethernet MAC Controller ### 6.5.2.6 Flow Control Register This register is used to control the generation and reception of the Control (PAUSE Command) frames by the MAC's Flow control block. A write to this register with the busy bit set to '1' triggers the Flow Control block to generate a PAUSE Control frame. The fields of the control frame are selected as specified in the 802.3x specification with the Pause Time field from this register used in the "Pause Time" field of the control frame. The Busy bit will remain set until the control frame is transmitted. The Host has to insure that the Busy bit is cleared before writing to the register. The Pass Control Frames bit indicates to the MAC whether or not to pass the control frame to the Host. The Flow Control Enable bit enables the receive portion of the Flow Control block. | Bits | Name | Description | R/W | Default | |-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:16 | PT | Pause Time. This field will be used in the PAUSE TIME field in the generation of the PAUSE control frame. | R/W | 0x0000 | | 15:3 | _ | Reserved. Should be cleared. | R | 0 | | 2 | PC | Pass Control Frame. | R/W | 0 | | | | O The MAC decodes the control frames but does not pass the frames to the Host. The Control Frame bit in the Receive Status (bit 25) is set and the Transmitter Pause Mode signal gives the current status of the Transmitter, but the PacketFilter bit in the Receive Status is reset to signal the application to flush the frame. | | | | | | 1 Control frames are passed to the Host. The MAC decodes the control frame (PAUSE) and disables the transmitter for the specified amount of time. The Control Frame bit in the Receive Status (bit 25) is set, and the Transmitter Pause Mode signal indicates the current state of the MAC Transmitter. | | | | 1 | FE | Flow Control Enable. | R/W | 0 | | | | O The flow control operation in the MAC is disabled, and the MAC does not decode the frames for control frames. | | | | | | 1 The MAC is enabled for flow control operation and it will decode all the incoming frames for control frames. If the MAC receives a valid control frame (PAUSE command), it will disable the transmitter for the specified time. | | | | | | This bit is valid only in full duplex mode. | | | | 0 | FB | Flow Control Busy Status. This bit should read a logic 0 before writing to the Flow Control register. To initiate a PAUSE control frame the host must set this bit. During a transfer of Control Frame, this bit remains set to signify that a frame transmission is in progress. After the completion of PAUSE control frame transmission, the MAC clears FB. | R/W | 0 | # 6.5.2.7 VLAN1 Tag Register | Bits | Name | Description | R/W | Default | |-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:16 | _ | Reserved. Should be cleared. | R | 0 | | 15:0 | VL1TAG | VLAN 1 Tag Identifier. This field will be compared with the 13th and 14th bytes of the incoming frame. If a nonzero match occurs the VLAN 1 Frame bit will be set in the receiver status packet. In addition, the legal length of a frame is increased from 1518 bytes to 1522 bytes. | R/W | 0xFFFF | # 6.5.2.8 VLAN2 Tag Register | Bits | Name | Description | R/W | Default | |-------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:16 | _ | Reserved. Should be cleared. | R | 0 | | 15:0 | VL2TAG | VLAN 2 Tag Identifier. This field will be compared with the 13th and 14th bytes of the incoming frame. If a nonzero match occurs the VLAN 2 Frame bit will be set in the receiver status packet. In addition the legal length of a frame is increased from 1518 bytes to 1538 bytes. | R/W | 0xFFFF | Ethernet MAC Controller 30360D AMD # 6.5.3 MAC Enable Registers Each Ethernet MAC has an identical enable register. Both enable registers are located off of the **macen\_base** shown in Table 6-21. ### 6.5.3.1 MAC0 and MAC1 Enable The enable register for each MAC contains a bit that enables the entire block. The block should be disabled if not in use to minimize power consumption. In addition, each enable register contains a toss bit (TS) which prevents frames that do not pass the address filter from being put into memory. The process for bringing the MAC out of reset is as follows: - 1) Enable clocks (CE=1). - 2) Bring E[2:0] high together with the other bits configured as desired (keeping clocks enabled). **Note:** MAC clocks must be running before the internal MAC registers are accessed. | Bits | Name | Description | R/W | Default | | | |------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|--|--| | 31:7 | _ | Reserved. Should be cleared. | W | 0 | | | | 6 | JP | Jumbo Packet Enable. | W | 0 | | | | | | 0 Normal (Max packet length = 0x800 bytes) | | | | | | | | 1 Enable Jumbo Packet (Max packet length = 0x2800 bytes) | | | | | | 5:4 | E[2:1] | Enable field bits 2 and 1. Together with E0, this field resets and enables the MAC. | W | 00 | | | | | | 000 Reset | | | | | | | | 111 Enable | | | | | | | | All other combinations are invalid. | | | | | | 3 | С | Coherent. | W | 0 | | | | | | Memory accesses are marked coherent on system bus | | | | | | | | Memory accesses are marked non coherent on system bus | | | | | | | | For more information on coherency see Section 2.8.2 "SBUS Coherency Model" on page 41. | | | | | | 2 | TS | Disable Toss. | W | UNPRED | | | | | | Only frames passing the address filter are passed to memory. Frames which fail length error, CRC error, or other non-address filter failures are still passed to memory. | | | | | | | | Frames are not passed to memory if the filter fail bit is set, or the frame is a broadcast frame and broadcast frames have been disabled. | | | | | | | | In promiscuous mode all frames are passed to memory unless the disable broadcast bit is set which prevents broadcast frames from being passed to memory. Frames that are not passed to memory are transparent to software—no status or indication informs software. | | | | | | | | 1 All frames are passed to memory, regardless of address filter result. | | | | | | 1 | E[0] | Enable field bit 0. See description for E[2:1]. | W | 0 | | | | 0 | CE | Clock Enable. | W | 0 | | | | | | 0 Clocks disabled to MAC | | | | | | | | 1 Clocks enabled to MAC | | | | | # 6.5.4 MAC DMA Registers Each MAC has four DMA buffers for both receive and transmit (4 for RX, 4 for TX). The DMA buffers are serviced in a round-robin fashion. Each MAC has a 32-word FIFO for both transmit and receive. The transfer size for the MAC DMA is 8 words. Both the FIFO size and transfer size are taken care of automatically by the MAC DMA and are transparent to the programmer except that all memory buffers must be implemented on a cache line boundary (32 bytes). The MAC DMA registers can be described as a set of transmit and receive entries off of the MAC DMA base addresses shown in Table 6-21. Each MAC DMA base address contains 8 entries which correspond to 4 transmit buffer entries and 4 receive buffer entries as shown in Table 6-23. Offset **Entry Prefix Entry Name** 0x000 Transmit Buffer 0 tx0 0x010 tx1 Transmit Buffer 1 0x020 tx2 Transmit Buffer 2 0x030 tx3 Transmit Buffer 3 0x100 Receive Buffer 0 rx0 0x110 rx1 Receive Buffer 1 0x120 Receive Buffer 2 rx2 0x130 rx3 Receive Buffer 3 Table 6-23. MAC DMA Entries Within each receive entry there are 2 registers implemented as shown in Table 6-24. (The third and fourth reserved entries are shown for completeness but are not used.) | Offset | Receive Entry Register | Description | |--------|------------------------|----------------------------------------| | 0x0 | stat | Status register | | 0x4 | addr | Address/enable register | | 0x8 | Reserved | Nothing is implemented at this offset. | | 0xC | Reserved | Nothing is implemented at this offset. | Table 6-24. MAC DMA Receive Entry Registers Within each transmit entry, there are three registers implemented as shown in Table 6-25. (The fourth reserved entry is shown for completeness but is not used.) | Offset | Transmit Entry Register | Description | | | | | | | | | | | | | |--------|-------------------------|----------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--| | 0x0 | stat | Status register | | | | | | | | | | | | | | 0x4 | addr | Address/enable register | | | | | | | | | | | | | | 0x8 | len | Length register | | | | | | | | | | | | | | 0xC | Reserved | Nothing is implemented at this offset. | | | | | | | | | | | | | Table 6-25. MAC DMA Transmit Entry Registers Ethernet MAC Controller 30360D AMD To calculate the address of a specific MAC DMA buffer all offsets should be combined. For example the physical address of the MAC1 receive buffer 3 address register is calculated as follows: ``` macdma1_rx3addr = macdma1_base + rx3 + addr = 0x0 1400 4200 + 0x130 + 0x4 = 0x0 1400 4334 ``` Another way to look at the DMA register addresses is to view them as built off of the base address using an indexed approach to build the address for each unique register within the block. In other words, each bit (or set of bits) within the address will select a parameter of the DMA Register (TX/RX, Buffer number, Status/Address/Length register) until a unique address is formed selecting a single register. To build the address for a unique register the bits should be set according to the definitions in Table 6-26. Table 6-26. MAC DMA Block Indexed Address Bit Definitions | AddrBits | Description | |----------|------------------------------------------------------------------------------------| | 8 | TX/RX. | | | 0 Transmit Block | | | 1 Receive Block | | 7:6 | These bits should be cleared. | | 5:4 | MAC DMA Buffer. | | | 00 Buffer 0 | | | 01 Buffer 1 | | | 10 Buffer 2 | | | 11 Buffer 3 | | 3:2 | Register Select. | | | 00 Status Register | | | 01 Address/Enable Register | | | 10 Length Register (valid for transmit only) | | | 11 Reserved | | 1:0 | These bits should be cleared because the registers are aligned on a word boundary. | The enumerated DMA registers are shown in Section A.1 "Memory Map" on page 271. ### **MAC DMA Receive Registers** There are two receive registers for each DMA channel associated with each MAC: the status register and the address/ enable register. The length register is not applicable to the receive DMA channel, as the length will be determined by the size of the received packet (typically the size of a frame for a complete, successful reception). The receive memory buffers should be 0x800 bytes when Jumbo Packets are not enabled and to 0x2800 when Jumbo packets are enabled. This will allow for the worst case maximum reception length. In the naming of the receive registers dummy variables m and n have been inserted into the name to designate MAC number (m) and buffer number (n). # 6.5.4.1 Receive Status This register contains the receive packet status bits sent by the MAC after receiving a frame. This register is only valid after a receive transaction has been enabled by the host and the done bit has been set by the MAC in the Address/Enable Register to indicate that the transaction is complete. The MI bit should be checked by software after receiving a frame to verify that the received frame is valid. | macdma0_rx <i>n</i> stat offset = ( | | | | | | | | | | | | | | 0x0 | | | | | | | | | | | | | | | | | |-------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|-----------------------------|-----|---|----|---|----|----|----|---|---|---|---|---|---|---|---|---|---| | Bit 31 30 | 29 | 28 | 27 | 26 | _ | | - | | | _ | _ | _ | | _ | _ | 14 | _ | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MI PF | FF | BF | MF | UC | CF | LE | V2 | V1 | CR | DB | ME | FT | CS FL RF WT L[13:0] | | | | | | | | | | | | | | | | | | | Def. X X | Х | Х | Х | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | Х | Χ | Χ | X | | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31 | MI | Missed Frame. | R | UNPRED | | | | The frame is received normally by the Application without any latency or error violations | | | | | | 1 Indicates that a frame was missed due to an internal FIFO overrun. | | | | 30 | PF | Packet Filter. | R | UNPRED | | | | 0 Indicates that the current frame failed the packet filter. | | | | | | 1 Indicates that the current frame passed the packet filter that is implemented in the MAC. | | | | | | Packet Filter will indicate failed frame when any of the following conditions happens. | | | | | | a. FF = 0 and frame is not a Broadcast or RA is 1 | | | | | | b. Frame is Broadcast and DB is 0 | | | | | | c. Frame is not Control Frame or PC is 1 | | | | | | d. No Error Status or PB Frames is 1 | | | | | | e. Unsupported Control Frame is 0 | | | | | | The Application can use this bit to decide whether to keep the packet in the memory or flush the packet from the memory. | | | | | | Note that frames with length greater than max Ethernet size (1500 bytes-<br>normal, 1518 bytes - VLAN1, 1538 bytes - VLAN2) will create an error sta-<br>tus thus failing the packet filter. The frames may still be valid with failure<br>only due to frame size. | | | | 29 | FF | Filtering Fail. | R | UNPRED | | | | 0 Current frame passed address filtering | | | | | | 1 Destination Address field in the current frame failed the Address filtering. | | | | 28 | BF | Broadcast Frame. | R | UNPRED | | | | Destination address is not Broadcast. | | | | | | Destination address is all 1's indicating broadcast address. | | | | 27 | MF | Multicast Frame. | R | UNPRED | | | | 0 Destination address is not multicast. | | | | | | 1 Destination address is multicast (the first bit is 1). | | | | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 26 | UC | Unsupported Control Frame. | R | UNPRED | | | | 0 If the Control Frame bit is set, this bit indicates a supported control frame has been received (Pause Frame). | | | | | | 1 The MAC observed an unsupported Control Frame. This is set when a control frame is received and the opcode field is unsupported, or the length is not equal to minFrameSize (64 bytes). This bit is set only when the MAC is operating in the full-duplex mode. | | | | 25 | CF | Control Frame. | R | UNPRED | | | | 0 Current frame is not a control frame. | | | | | | Current frame is a control frame. This bit is only set when operating in Full Duplex mode. | | | | 24 | LE | Length Error. | R | UNPRED | | | | 0 No length error occurred. | | | | | | 1 The current frame Length value is inconsistent with the total number of bytes received in the current frame. When the number of bytes received in the data field are more than what indicated in the Length/ Type field, the additional bytes are assumed to be PAD bytes and the Length Error bit is not set. When the number of bytes received in the data field is less than what was indicated in the Length/Type field, the Length Error bit is set. This is valid when the Frame Type is set to '0' (802.3 Frame). | | | | | | This bit is not applicable for frame lengths greater than max Ethernet size (1500 bytes- normal, 1518 bytes - VLAN1, 1538 bytes - VLAN2). | | | | 23 | V2 | VLAN2 ID. | R | UNPRED | | | | 0 No match with VLAN2 tag. | | | | | | The current frame is tagged with a VLAN2 ID. The thirteenth and fourteenth bytes of the frame were a nonzero match with the VLAN2 tag register. | | | | 22 | V1 | VLAN1 ID. | R | UNPRED | | | | 0 No match with VLAN1 tag. | | | | | | The current frame is tagged with a VLAN1 ID. The thirteenth and fourteenth bytes of the frame were a nonzero match with the VLAN1 tag register. | | | | 21 | CR | CRC Error. | R | UNPRED | | | | 0 No CRC error in current frame. | | | | | | CRC error occurred in received frame. | | | | | | This bit is not applicable for frame lengths greater than max Ethernet size (1500 bytes- normal, 1518 bytes - VLAN1, 1538 bytes - VLAN2). If a CRC check is required it must be done in software. | | | | 20 | DB | Dribbling Bit. | R | UNPRED | | | | 0 An integer multiple of eight bits was received. | | | | | | A non-integer multiple of eight bits was received. This bit is not valid if either the Collision Seen bit or Runt Frame bit is set. If this bit is set and the CRC Error bit is 0, then the packet is still valid. | | | | 19 | ME | MII Error. | R | UNPRED | | | | 0 No MII error. | | | | | | 1 MII error during frame reception. | | | | 18 | FT | Frame Type. | R | UNPRED | | | | 0 IEEE 802.3 Frame. | | | | | | 1 Ethernet-type frame (frame length field is greater than max Ethernet size (1500 bytes- normal, 1518 bytes - VLAN1, 1538 bytes - VLAN2). | | | | | | This bit is still applicable when Jumbo packets are enabled. | | | | | | This bit is not valid for runt frames of less than 14 bytes. | | | | Bits | Name | Description | R/W | Default | |------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 17 | CS | Collision Seen. | R | UNPRED | | | | 0 No collision seen during frame reception. | | | | | | 1 The frame was damaged by a collision that occurred after the 64 bytes following the start of frame delimiter (SFD). This is a late collision. | | | | 16 | FL | Frame Too Long. | R | UNPRED | | | | 0 Frame size is less than or equal to max Ethernet frame size (1500 bytes- normal, 1518 bytes - VLAN1, 1538 bytes - VLAN2). | | | | | | 1 Frame size is greater than the maximum Ethernet specified size (1500 bytes- normal, 1518 bytes - VLAN1, 1538 bytes - VLAN2). This also applies when Jumbo packets are enabled. | | | | | | Frame too long is only a length indication and does not cause frame truncation. | | | | 15 | RF | Runt Frame. | R | UNPRED | | | | 0 Frame was not damaged in collision window. | | | | | | 1 Frame was damaged by a collision or premature termination before the collision window passed. | | | | 14 | WT | Watchdog Timeout. | R | UNPRED | | | | Frame was received before timeout occurred. | | | | | | 1 The receive watchdog timer expired while receiving the frame. The watchdog timer inside the MAC is programmed to be twice the Max-FrameLength. When set, the Frame Length field is invalid. | | | | | | Any time the max frame length is exceeded (0x800 bytes for normal mode, 0x2800 with Jumbo packets enabled) the WT bit will be set. | | | | 13:0 | L[13:0] | Frame Length. Indicates length in bytes of the received frame. The host should take into account how the Automatic Pad Stripping (AP) bit in the corresponding MAC control register is set, as this will affect how the length field and frame contents should be interpreted. | R | UNPRED | Ethernet MAC Controller 30360D AMD ### 6.5.4.2 Receive Buffer Address/Enable Register This register contains the starting address for the receive buffer. The host should ensure that the memory buffer is set up to accommodate the worst case largest frame size to be able to handle all received packets. At worst case the MAC will receive 0x800 bytes before aborting a receive in normal mode or 0x2800 bytes when Jumbo packets have been enabled in the **macen\_mac** n register. After the transaction has been enabled this register should not be written until the DN bit has been set. The buffer for the DMA must be cache line aligned so the lowest 5 bits are not used as part of the address. These bits have been employed as done and enable bits that are exclusive of the address. | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:5 | ADDR | Buffer Address. Upper 27 bits of the starting physical address for the DMA buffer. This address must be cache line (32 bytes) aligned so only 27 bits are used. This address must be written for each DMA transaction (the address will not remain after the transaction is enabled) | R/W | 0 | | 4 | _ | Reserved. Should be cleared. | R | 0 | | 3:2 | СВ | Current Buffer. Current DMA Receive Buffer | | UNPRED | | 1 | DN | Transaction Done. This bit will be set by hardware to indicate that the receive transaction has been completed and that the receive packet status is valid. | R/W | UNPRED | | | | If the respective MAC DMA interrupt is enabled (see Section 5.0 "Interrupt Controller" on page 81), an interrupt will be generated when this bit is set. Done bits for all TX and RX buffers are or'ed together for this interrupt so a high level interrupt should be used. | | | | | | This bit must be cleared explicitly by software after checking for done. This will also clear the interrupt. | | | | 0 | EN | MAC DMA Enable. When set, this bit enables a DMA receive transaction to the memory location designated in ADDR. | R/W | UNPRED | # **MAC DMA Transmit Registers** There are three transmit registers, including the status register, the address/enable register, and the length register. In the naming of the receive registers dummy variables m and n have been inserted into the name to designate MAC number (m) and buffer number (n). # 6.5.4.3 Transmit Packet Status Register This register contains the transmit packet status bits sent by the MAC after transmitting a frame. This register is valid after a transmit transaction has been enabled by the host and the done bit has been set by the MAC in the Address/Enable Register to signify that the transmit transaction is complete. If either PR (bit 31) or FA (bit 0) is set then the frame was not sent successfully and the application should resend the frame. macdmam\_tx nstat coffset = 0x0 Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 PR CC LO DF UR EC LC ED LS NC JT FA Def. X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | Bits | Name | Description | R/W | Default | |-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------| | 31 | PR | Packet Retry. | R | UNPRED | | | | 0 Transmission of current packet is complete. | | | | | | 1 The Application has to restart the transmission of the frame (packet) when this bit is set to '1'. The successful/unsuccessful completion of the frame's transmission is indicated by the Frame Aborted bit (bit 0). | | | | 30:14 | _ | These bits are reserved. | R | UNPRED | | 13:10 | CC | Collision Count. This 4-bit count indicates the number of collisions that occurred before the frame was transmitted. This bit is not valid when the Excessive Collisions bit is set. | occurred before the frame was transmitted. This bit is not valid when the | | | | | This bit is valid only when the MAC is operating in half-duplex mode. | | | | 9 | LO | Late Collision Observed | R | UNPRED | | | | 0 No late collision observed during transmission. | | | | | | Indicates that the MAC observed a late collision (collision after 64 bytes into transmission of frame), but retransmitted the frame in the next retransmission attempt. This bit will be set when the Late Collision bit is set. | | | | | | This bit is valid only when the MAC is operating in half-duplex mode. | | | | 8 | DF | Deferred. | R | UNPRED | | | | 0 Transmitter did not defer when transmitting. | | | | | | 1 The transmitter had to defer while ready to transmit a frame. | | | | | | This bit is valid only when operating in half-duplex mode. | | | | 7 | UR | Under Run. | R | UNPRED | | | | 0 No data under run. | | | | | | 1 The transmitter aborted the message because of data under run during the frame's transmission. | | | | 6 | EC | Excessive Collisions. | R | UNPRED | | | | 0 Transmission did not abort due to excessive collisions. | | | | | | 1 Transmission aborted after 16 successive collisions. If the Disable Retry bit is set, this bit is set after the first collision and the transmission of the frame will be aborted. | | | | | | This bit is valid only when operating in half-duplex mode. | | | | 5 | LC | Late Collision. | R | UNPRED | | | | 0 No late collision. | | | | | | 1 Transmission was aborted due to collision occurring after the collision window of 64 bytes. This bit is not valid if under run error is set. | | | | | | This bit is valid only when operating in half-duplex mode. | | | | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 4 | ED | Excessive Deferral. | R | UNPRED | | | | 0 No excessive deferral. | | | | | | 1 Transmission has ended because of excessive deferral of over 24,288 bit times during the transmission, if the defer bit is set high in the control register. | | | | | | This bit is valid only when operating in half-duplex mode. | | | | 3 | LS | Loss of Carrier. | R | UNPRED | | | | 0 No loss of carrier. | | | | | | 1 The loss of carrier occurred during the frame's transmission (i.e., the CRS input was inactive for one or more bit times when the frame is being transmitted). | | | | | | This bit is valid only when operating in half-duplex mode. | | | | 2 | NC | No Carrier. | R | UNPRED | | | | 0 Carrier present. | | | | | | The carrier signal from the transceiver was not present during transmission. | | | | | | This bit is valid only when operating in half-duplex mode. | | | | 1 | JT | Jabber Timeout. | R | UNPRED | | | | 0 No jabber timeout. | | | | | | The MAC transmitter has been active for an abnormally long time (twice the Ethernet maxFrameLength size). | | | | 0 | FA | Frame Aborted. | R | UNPRED | | | | Current frame was successfully transmitted. | | | | | | 1 The transmission of the current frame has been aborted by the MAC because of one or more of the following conditions: Jabber Timeout (bit 1) No Carrier (bit 2) Loss of Carrier (bit 3) Excessive Deferral (bit 4) Late Collision (bit 5) Retry Count exceeds the attempt limit (bit 6). Data under run (bit 7) | | | # 6.5.4.4 Transmit Buffer Address/Enable Register This register contains the starting address for the transmit memory buffer. The MAC DMA transfers the number of bytes designated in the Length register. The buffer for the DMA must be cache line aligned so the lowest 5 bits are not used as part of the address. These bits have been employed as done and enable bits and are exclusive of the address. | Bits | Name | Description | R/W | Default | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:5 | ADDR Buffer Address. Upper 27 bits of the starting physical address for the DMA buffer—but not including the most significant nibble address bits 35:32. This address must be cache line (32 bytes) aligned so only 27 bits are used. | | R/W | 0 | | | | Note: This address must be written for each DMA transaction (the address will not remain after the transaction is enabled). | | | | 4 | _ | Reserved. Should be cleared. | R | 0 | | 3:2 | СВ | Current Buffer. Current DMA Transmit Buffer | | UNPRED | | 1 | DN | Transaction Done. This bit will be set by hardware to indicate that the transmit transaction has been completed and that the transmit packet status is valid. | R/W | UNPRED | | | | If the respective MAC DMA interrupt is enabled (see Section 5.0 "Interrupt Controller" on page 81), an interrupt will be generated when this bit is set. Done bits for all TX and RX buffers are or'ed together for this interrupt so a high level interrupt should be used. | | | | | | This bit must be cleared explicitly by software after checking for done. This will also clear the interrupt. | | | | 0 | EN | MAC DMA Enable. When set, this bit enables a DMA transmit transaction from the memory location designated in ADDR. | | | ### 6.5.4.5 Transmit Buffer Length Register This register contains the length of the memory buffer in bytes to be transmitted. | Bits | Name | Description | R/W | Default | |-------|------|------------------------------------------------------------------------------------------------------|-----|---------| | 31:14 | _ | Reserved. Should be cleared. | | 0 | | 13:0 | LEN | Buffer Length. This field sets the length of the memory buffer (in bytes). | R/W | 0 | | | | When the normal bit is set, the length can only be up to 0x800 bytes. | | | | | | When the Jumbo packets are enabled in the enable register, the length can be set up to 0x2800 bytes. | | | **Ethernet MAC Controller** 30360D #### 6.5.5 **Hardware Connections** Table 6-27 shows the signals associated with the two Ethernet MAC MII interfaces. Table 6-27. Ethernet Signals | Signal | Input/Output | Description | | | | |----------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Ethernet Contr | Ethernet Controller 0 (MAC0) | | | | | | NOTXCLK | I | Continuous clock input for synchronization of transmit data. 25 MHz when operating at 100-Mbps and 2.5 MHz when operating at 10 Mbps. | | | | | N0TXEN | 0 | Indicates that the data nibble on N0TXD[3:0] is valid. | | | | | N0TXD[3:0] | 0 | Nibble wide data bus synchronous to N0TXCLK. For each N0TXCLK period in which N0TXEN is asserted, TXD[3:0] will have the data to be accepted by the PHY. While N0TXEN is de-asserted the data presented on TXD[3:0] should be ignored. | | | | | N0RXCLK | I | Continuous clock that provides the timing reference for the data transfer from the PHY to the MAC. NORXCLK is sourced by the PHY. The NORXCLK shall have a frequency equal to 25% of the data rate of the received signal data stream (typically 25 MHz at 100 Mb/s and 2.5 MHz at 10 Mb/s). | | | | | N0RXDV | I | Active high. Indicates that a receive frame is in process and that the data on N0RXD[3:0] is valid. | | | | | N0RXD[3:0] | I | RXD[3:0] is a nibble wide data bus driven by the PHY to the MAC synchronous with N0RXCLK. For each N0RXCLK period in which N0RXDV is asserted, RXD[3:0] will transfer four bits of recovered data from the PHY to the MAC. While N0RXDV is deasserted, RXD[3:0] will have no effect on the MAC. | | | | | N0CRS | I | NOCRS shall be asserted by the PHY when either transmit or receive medium is non Idle. NOCRS shall be deasserted by the PHY when both the transmit and receive medium are Idle. NOCRS is an asynchronous input. | | | | | N0COL | I | NOCOL shall be asserted by the PHY upon detection of a collision on the medium, and shall remain asserted while the collision condition persists. NOCOL is an asynchronous input. The NOCOL signal is ignored by the MAC when operating in the full duplex mode. | | | | | NOMDC | 0 | NOMDC is sourced by the MAC to the PHY as the timing reference for transfer of information on the N0MDIO signal. N0MDC is an aperiodic signal that has no maximum high or low times. The N0MDC frequency is fixed at system bus clock divided by 160. | | | | | NOMDIO | Ю | N0MDIO is the bidirectional data signal between the MAC and the PHY that is clocked by N0MDC. | | | | | Ethernet Contr | oller 1 (MAC1) | | | | | | N1TXCLK | I | Continuous clock input for synchronization of transmit data. 25 MHz when operating at 100-Mbps and 2.5 MHz when operating at 10 Mbps. | | | | | N1TXEN | 0 | Indicates that the data nibble on N1TXD[3:0] is valid. | | | | | | | Muxed with GPIO[24]. N1TXEN is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | | N1TXD[3:0] | 0 | Nibble wide data bus synchronous to N1TXCLK. For each N1TXCLK period in which N1TXEN is asserted, TXD[3:0] will have the data to be accepted by the PHY. While N1TXEN is de-asserted the data presented on TXD[3:0] should be ignored. | | | | | | | Muxed with GPIO[28:25]. N1TXD[3:0] are the default signals coming out of hardware reset, runtime reset, and Sleep. | | | | | N1RXCLK | I | Continuous clock that provides the timing reference for the data transfer from the PHY to the MAC. N1RXCLK is sourced by the PHY. The N1RXCLK shall have a frequency equal to 25% of the data rate of the received signal data stream (typically 25 MHz at 100 Mbps and 2.5 MHz at 10 Mbps) | | | | Table 6-27. Ethernet Signals (Continued) | Signal | Input/Output | Description | |------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | N1RXDV | I | Indicates that a receive frame is in process and that the data on N1RXD[3:0] is valid. | | N1RXD[3:0] | I | RXD[3:0] is a nibble wide data bus driven by the PHY to the MAC synchronous with N1RXCLK. For each N1RXCLK period in which N1RXDV is asserted, RXD[3:0] will transfer four bits of recovered data from the PHY to the MAC. While N1RXDV is deasserted, RXD[3:0] will have no effect on the MAC. | | N1CRS | I | N1CRS shall be asserted by the PHY when either transmit or receive medium is non Idle. N1CRS shall be deasserted by the PHY when both the transmit and receive medium are Idle. N1CRS is an isochronous input. | | N1COL | I | N1COL shall be asserted by the PHY upon detection of a collision on the medium, and shall remain asserted while the collision condition persists. N1COL is an asynchronous input. The N1COL signal is ignored by the MAC when operating in the full duplex mode. | | N1MDC | 0 | N1MDC is sourced by the MAC to the PHY as the timing reference for transfer of information on the N1MDIO signal. N1MDC is an aperiodic signal that has no maximum high or low times. The N1MDC frequency is fixed at system bus clock divided by 160. | | N1MDIO | Ю | N1MDIO is the bidirectional data signal between the MAC and the PHY that is clocked by N1MDC. | MAC1 shares its pins with GPIO[28:24]; these pins must be assigned to MAC1 in order to use MAC1. See Section 7.3 "General Purpose I/O and Pin Functionality" on page 183 for more information. Ethernet MAC Controller 30360D AMD #### 6.5.6 Programming Considerations The Ethernet MAC is designed such that the application could use a pool of memory buffers for both the transmit and receive functions. The lowest level device driver would respond to the MAC DMA interrupt and swap out the filled DMA buffers for those that are empty for the receive case. For the transmit case the driver should provide ready to transmit buffers to the DMA while reclaiming empty buffers. Four transmit and receive DMA buffers are allocated for each MAC to allow for latency to service the lowest level MAC DMA interrupt. At the next level in software the device driver can parse the valid data out of the frame for receive, or build the frame for transmit. The number of memory buffers needed in the pool will depend on how fast the parsing can occur for worst case receive bursts, and any minimum transmit latency requirements. From this level the application or protocol stack can take the data and apply it as needed. #### 6.5.6.1 Initialization This section demonstrates the functional requirements for getting the MAC running. This assumes that the programmer has already performed the Au1000 bringup. - 1) Interrupt Controller a high level interrupt should be used as the interrupt is triggered with an OR'ing of the DN (Done) bits. - 2) DMA Controller Setup - 3) MAC Registers It is the system designer's responsibility to set up addresses. - 4) Memory Depending on how the system is built, there could be a pool of memory buffers which can be used for parsing and building of frames. Individual buffers would be swapped in and out of the 4 active receive and transmit DMA buffers as needed. This strategy would require some sort of minimal memory management within the Ethernet driver to insure chronology of Ethernet frames. The following is a transmit example in a basic form. Typically this would be split between an interrupt handler and another higher layer. - 1) Construct Frame - Set length in macdmam txnlen register - 3) Set address of memory buffer and enable transmit. During this time the physical memory buffer and address and length registers should not be disrupted or transmit contents will be undefined. - 4) Wait for done. This can be done by waiting for the interrupt handler or polling the done signal in the **macdma***m* **tx***n***addr** register. - 5) Read status. Its validity is signaled by the reception of the done signal. The following is a basic receive example: - 1) Enable all receive buffers with four different memory buffer addresses. - Wait for interrupt. Conversely the done bit could be polled. During this time the physical memory buffer and address registers should not be disrupted or receive contents will be undefined. - 3) Replace all full buffers with empty memory buffers. - 4) Read Status for full buffers. - 5) Parse frames. 30360D I2S Controller ## 6.6 I<sup>2</sup>S Controller The Au1000 contains an I<sup>2</sup>S controller capable of interfacing with a codec or a discreet DAC and ADC. The I<sup>2</sup>S interface works in two different modes: unidirectional data mode and bidirectional data mode. In unidirectional data mode the I2SDI signal is not used. In this mode the I2SDIO signal can be configured as an input or an output and can be used with either an ADC or a DAC at any one time. In bidirectional mode the I2SDIO signal is configured as an output and used in conjunction with I2SDI to interface the port to a CODEC or discreet ADC and DAC. The port will only support one input at any one time. In other words, I2SDIO can not be enabled as an input at the same time I2SDI is being used. ### 6.6.1 I<sup>2</sup>S Register Descriptions The I<sup>2</sup>S interface is controlled by a register block whose physical base address is shown in Table 6-28. Table 6-28. I<sup>2</sup>S Base Address | Name | Physical Base Address | KSEG1 Base Address | |----------|-----------------------|--------------------| | i2s_base | 0x0_1100_0000 | 0x_B100_0000 | The I<sup>2</sup>S register block consists of 3 registers as shown in Table 6-29. Table 6-29. I<sup>2</sup>S Interface Register Block | Offset | Register Name | Type | Description | |--------|---------------|------|----------------------------------------| | 0x0000 | i2s_data | R/W | Input and output from data FIFOs | | 0x0004 | i2s_config | R/W | Configuration and status register | | 0x0008 | i2s_enable | R/W | Allows port to be enabled and disabled | #### 6.6.1.1 I<sup>2</sup>S Data The I<sup>2</sup>S Data register is the input to the transmit FIFO when written to and the output from the receive FIFO when read from. Each FIFO is 12 words deep. Care should be taken to monitor the status register to insure that there is room for data for a write or data in the FIFO for a read transaction. The FIFO is for both the left and the right channels. For this reason data should be read from and written to the FIFO in pairs. The programmer should insure that data is written to the FIFO corresponding to how the Justification, Initial Channel, and Size is configured. If the sample size being written or read is different than the size being configured, the programmer should justify the data accordingly. i2s data - TX/RX Data Offset = 0x0000 | DIL | SI | 30 | 29 | 20 | 21 | 20 | 25 | 24 | 23 | 22 | ۷ ا | 20 | 19 | 10 | 17 | 10 | 13 | 14 | 13 | 12 | 1.1 | 10 | 9 | 0 | 1 | O | 5 | 4 | 3 | 2 | - 1 | U | |------|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|-----|-------|------|----|---|---|---|---|---|---|---|---|-----|---| | | | | | | | | | | | | | | | | | | | | DAT | TA[2: | 3:0] | | | | | | | | | | | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:2 | 1 — | Reserved. Should be cleared. | R | 0 | | 23:0 | DATA | Data word up to 24 bits. When written, this field is the transmit data. When read, this field is the receive data. | R/W | | **I2S Controller** #### 6.6.1.2 **Configuration and Status Register** The I<sup>2</sup>S Interface Configuration and Status register contains status bits for the transmit and receive FIFOs, and configuration bits for the interface. #### i2s\_config - Configuration and Status | Bits | Name | Description | R/W | Default | |-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:26 | _ | Reserved. Should be cleared. | R | 0 | | 25 | XU | Transmit FIFO underflow status. | R/W | 0 | | | | 0 No underflow. | | | | | | 1 Underflow error condition. | | | | | | This sticky bit is cleared by writing a '0' to it. Because this register is also used for configuration, mask this bit with a '1' to preserve its value if needed. | | | | 24 | ХО | Transmit FIFO overflow status. | R/W | 0 | | | | 0 No overflow. | | | | | | 1 Overflow error condition. | | | | | | This sticky bit is cleared by writing a '0' to it. Because this register is also used for configuration, mask this bit with a '1' to preserve its value if needed. | | | | 23 | RU | Receive FIFO underflow status. | R/W | 0 | | | | 0 No underflow. | | | | | | 1 Underflow error condition. | | | | | | This sticky bit is cleared by writing a '0' to it. Because this register is also used for configuration, mask this bit with a '1' to preserve its value if needed. | | | | 22 | RO | Receive FIFO overflow status. | R/W | 0 | | | | 0 No overflow. | | | | | | 1 Overflow error condition. | | | | | | This sticky bit is cleared by writing a '0' to it. Because this register is also used for configuration, mask this bit with a '1' to preserve its value if needed. | | | | 21 | TR | Transmit Request. This bit indicates that the transmit FIFO has at least 4 samples of space to accommodate a burst write. | R | 0 | | 20 | TE | Transmit Empty. This bit indicates that the transmit FIFO is empty. | R | 0 | | 19 | TF | Transmit Full. This bit indicates the transmit FIFO is full. | R | 0 | | 18 | RR | Receive Request. This bit indicates that the receive FIFO has at least 4 samples in it to accommodate a burst read. | R | 0 | | 17 | RE | Receive Empty. This bit indicates that the receive FIFO is empty. | R | 0 | | 16 | RF | Receive Full. This bit indicates that the receive FIFO is full. | R | 0 | | 15:13 | _ | Reserved. Should be cleared. | R | 0 | | 12 | ICK | Invert Clock. | R/W | 0 | | | | 0 Data is valid on falling edge. | | | | | | 1 Data is valid on rising edge. | | | | Bits | Name | R/W | Default | | |------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------| | 11 | PD | Pin Direction. Configures the direction of the I2SDIO signal. | R/W | 0 | | | | 0 I2SDIO is an output—for unidirectional or bidirectional operation. For the unidirectional transmit case, do not use I2SDI. Note also in this case that the GPIO[8] function (which is muxed with I2SDI) can be | | | | | | used only as an <i>output</i> unless the I <sup>2</sup> S receive function is disabled (RN=0). | | | | | | 1 I2SDIO is an input—for unidirectional operation only. Do not use I2SDI. Note also in this unidirectional receive case that the GPIO[8] function (which is muxed with I2SDI) can be used only as an <i>output</i> . | | | | 10 | LB | Loopback. When set this bit will enable a loop back mode where data coming on the input will be presented on the output. | R/W | 0 | | 9 | IC | Initial Channel. | R/W | 0 | | | | The left sub channel is the first presented. This means that data will not be presented until the word clock is the correct polarity for left as described in Format. | | | | | | 1 The right sub channel is the first presented. This means that data will not be presented until the word clock is the correct polarity for right (as described in the Format section of this table). | | | | 8:7 | FM | Format. The following formats are supported: | R/W | 00 | | | | 00 I <sup>2</sup> S mode. In this mode the first bit of a sample word will be presented after one I2SCLK delay from the transition of I2SWORD. The left sample data will be presented when the word clock is low. The data is presented MSB first. | | | | | | 01 Left Justified mode. In this mode the first bit of a sample word will be presented on the first I2SCLK after an I2SWORD transition. The left sample data will be presented when the word clock is high. The data is presented MSB first. | | | | | | 10 Right Justified mode. In this mode the first bit of a sample word will be presented on the first I2SCLK after an I2SWORD transition. The left sample data will be presented when the word clock is high. The data is presented LSB first. | | | | | | 11 Reserved. | | | | 6 | TN | Transmit Enable. This will enable the transmit FIFO and must be enabled if the output is being used. | R/W | 0 | | | | 0 Disable transmit FIFO. | | | | | | 1 Enable transmit FIFO. | | | | 5 | RN | Receive Enable. This will enable the receive FIFO and must be enabled if either of the inputs are being used. | R/W | 1 | | | | 0 Disable receive FIFO. | | | | | | 1 Enable receive FIFO. | | | | 4:0 | SZ | Size. These bits will set the size of the sample word. The following combinations are valid: | R/W | 10010 | | | | 01000 8-bit words | | | | | | 10000 16-bit words | | | | | | 10010 18-bit words | | | | | | 10100 20-bit words | | | | | | 11000 24-bit words | | | | | | If using DMA it is important that memory is packed consistently with the transfer width programmed for the DMA channel and the Size field. | | | 12S Controller 30360D AMD #### 6.6.1.3 I<sup>2</sup>S Enable The I<sup>2</sup>S Block Control register is used to enable clocks to and reset the entire I<sup>2</sup>S block. The suggested power on reset is as follows: - 1) Set both CE and D. - 2) Clear D for to enable the peripheral. #### i2s\_enable - I<sup>2</sup>S Block Control Offset = 0x0008 | Bits | Name | Description | R/W | Default | |------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:2 | _ | Reserved. Should be cleared. | W | 0 | | 1 | D | Disable. Setting this bit will disable the I <sup>2</sup> S block. After enabling the clock with CE, this bit should be cleared for normal operation. | W | 1 | | 0 | CE | Clock Enable. This bit should be set to enable the clock driving the I <sup>2</sup> S block. It can cleared to disable the clock for power considerations. | W | 0 | #### 6.6.2 Hardware Considerations Table 6-30 shows the signals associated with this port. ## Table 6-30. I<sup>2</sup>S Signals | Signal | Input/Output | Description | |---------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I2SCLK | 0 | Serial bit clock. | | | | Muxed with GPIO[30]. I2SCLK is the default signal coming out of hardware reset, runtime reset, and Sleep. | | I2SWORD | 0 | Word clock typically configured to the sampling frequency (Fs). | | | | Muxed with GPIO[31]. I2SWORD is the default signal coming out of hardware reset, runtime reset, and Sleep. | | I2SDI | I | Serial data input sampled on the rising edge of I2SCLK. Note that I2SDI is used as the input for <i>bidirectional</i> operation only, in which case it is used in conjunction with I2SDIO as the output (i2s_config[PD]=0). | | | | Muxed with GPIO[8]. GPIO[8] is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | <b>System Note</b> : For systems that use the I <sup>2</sup> S interface for <i>unidirectional</i> operation (I2SDI not used), the GPIO[8] function is available but with the following restrictions: | | | | When I2SDIO is configured as an <i>input</i> , GPIO[8] can be used only as an output. | | | | When I2SDIO is configured as an <i>output</i> , the I <sup>2</sup> S receive function must be disabled if GPIO[8] is to be used as an input. | | I2SDIO | Ю | Configurable as input or output. As input, data should be presented on rising edge. As output, data is valid on the rising edge. | | | | Muxed with GPIO[29]. I2SDIO is the default signal coming out of hardware reset, runtime reset, and Sleep. | | EXTCLKn | 0 | This is the system audio clock and typically is programmed to 256 * Fs (where Fs is the sampling frequency for the system). The system audio clock should be taken from EXTCLK0 or EXTCLK1 because these signals are synchronous to I2SCLK and I2SWORD. These clocks are programmed individually; see Section 7.1 "Clocks" on page 168. | 30360D I2S Controller For changing pin functionality, see the **sys\_pinfunc** register description in Section 7.3 "General Purpose I/O and Pin Functionality" on page 183. #### 6.6.3 Programming Considerations It is the programmer's responsibility to set up DMA channels, and the clocks (I2SCLK and the EXTCLKn) to be used with the system. The I2SWORD clock, which is typically equal to the sampling frequency, is a function of the word width and the I2SCLK frequency. I2SCLK and EXTCLK*n* are programmable as described in Section 7.1 "Clocks" on page 168. The EXTCLK*n* signals are the external clocks available on the pins shared with GPIO[2] and GPIO[3]. UART Interfaces 30360D AMD #### 6.7 UART Interfaces The Au1000 contains four UART interfaces. Each UART has the following features: - 5 8 Data Bits - 1 2 Stop Bits - · Even, Odd, Mark, or No Parity - 16 Byte Transmit and Receive FIFOs - Interrupts for Receive FIFO Full, Half Full, and Not Empty - · Interrupts for Transmit FIFO Empty - · False Start Bit Detection - Full Modem Control Signals on UART3 - Capable of speeds up to 1.5 Mbps to enable connections with Bluetooth and other peripherals through a UART interface - Similar to personal computer industry standard 16550 UART #### 6.7.1 Programming Model Each UART is controlled by a register block. Table 6-31 lists the base address for each UART register block. Table 6-31. UART Register Base Addresses | Name | Physical Base Address | KSEG1 Base Address | |------------|-----------------------|--------------------| | uart0_base | 0x0_1110_0000 | 0x_B110_0000 | | uart1_base | 0x0_1120_0000 | 0x_B120_0000 | | uart2_base | 0x0_1130_0000 | 0x_B130_0000 | | uart3_base | 0x0_1140_0000 | 0x_B140_0000 | UART0 and UART3 are capable of being used with DMA. See Section 4.0 "DMA Controller" on page 73 for more information. #### 6.7.2 UART Registers Each register block contains the registers listed in Table 6-32. Table 6-32. UART Registers | Offset | Register Name | Description | |--------|---------------|----------------------------------------------| | 0x0000 | uart_rxdata | Received Data FIFO | | 0x0004 | uart_txdata | Transmit Data FIFO | | 0x0008 | uart_inten | Interrupt Enable Register | | 0x000C | uart_intcause | Pending Interrupt Cause Register | | 0x0010 | uart_fifoctrl | FIFO Control Register | | 0x0014 | uart_linectrl | Line Control Register | | 0x0018 | uart_mdmctrl | Modem Line Control Register (UART3 only) | | 0x001C | uart_linestat | Line Status Register | | 0x0020 | uart_mdmstat | Modem Line Status Register (UART3 only) | | 0x0024 | uart_autoflow | Automatic Hardware Flow Control (UART3 only) | | 0x0028 | uart_clkdiv | Baud Rate Clock Divider | | 0x0100 | uart_enable | Module Enable Register | 30360D UART Interfaces #### 6.7.3 Received Data FIFO The uart\_rxdata register contains the next entry in the received data FIFO. This register is read only. #### uart\_rxdata - Received Data FIFO Offset = 0x0000 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|-----|-----|---|---|---| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RXD | ATA | | | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |------|--------|------------------------------|-----|---------| | 31:8 | _ | Reserved. Should be cleared. | R | 0 | | 7:0 | RXDATA | Receive Data | R | 0 | #### 6.7.4 Transmit Data FIFO The uart\_txdata register provides access to the transmit data FIFO. This register is write only. #### uart\_txdata - Transmit Data FIFO Offset = 0x0004 | Bit 31 | 1 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|-----|-----|---|---|---| | | | | | | | | | | | | | | | | | | | | | | | | | | | | TXD | ATA | | | | | Def. 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |------|--------|------------------------------|-----|---------| | 31:8 | _ | Reserved, should be cleared. | R | 0 | | 7:0 | TXDATA | Transmit Data | R | 0 | ### 6.7.5 Interrupt Enable Register The uart\_inten register contains bits which enable interrupts under certain operational conditions. #### uart\_inten - Interrupt Enable Register | Bits | Name | Description | R/W | Default | |------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:4 | _ | Reserved. Should be cleared. | R | 0 | | 3 | MIE | Modem Status Interrupt Enable (UART3 only). When the MIE bit is set an interrupt is generated when changes occur in the state of the optional modem control signals available with UART3. | R/W | 0 | | | | <b>System Note</b> : For systems that use the UART3 interface but do <i>not</i> use the optional modem control signals ( <b>sys_pinfunc</b> [UR3]=0), the modem status interrupts must be disabled (MIE=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as a general-purpose system input. | | | | 2 | LIE | Line Status Interrupt Enable. When the LIE bit is set an interrupt is generated when errors (overrun, framing, stop bits) or break conditions occur. | R/W | 0 | | 1 | TIE | Transmit Interrupt Enable. When the TIE bit is set an interrupt is generated when the transmit FIFO is not full. | R/W | 0 | | 0 | RIE | Receive Interrupt Enable. When the RIE bit is set the UART will generate an interrupt on received data ready ( <i>DR</i> bit in the <b>uart_linestat</b> register) or a character time out. | R/W | 0 | UART Interfaces 30360D AMD #### 6.7.6 Interrupt Cause Register The **uart\_intcause** register contains information about the cause of the current interrupt. | Bits | Name | Description | R/W | Default | |------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:4 | _ | Reserved. Should be cleared. | R | 0 | | 3:1 | IID | Interrupt Identifier. The IID field identifies the highest priority current interrupt condition. Table 6-33 lists the priorities and encodings of each interrupt condition. | R | 0 | | 0 | IP | No interrupt pending. O An interrupt is pending. No interrupts are pending. | R | 1 | Table 6-33 contains information about the interrupt cause encoding. **Table 6-33. Interrupt Cause Encoding** | IID | Priority | Туре | Source | |-----|-------------|---------------------------|-----------------------------------------------------------------------------------------------| | 0 | 5 (lowest) | Modem Status | DD, TRI, DR or DC of uart_mdmstat | | 1 | 4 | Transmit Buffer Available | TT of uart_linestat | | 2 | 3 | Receive Data Available | The receive FIFO having greater than RFT (of uart_fifoctrl) bytes in it if FIFOs are enabled. | | | | | DR of uart_linestat if FIFOs are disabled. | | 3 | 1 (highest) | Receive Line Status | OE, PE, FE, BI in uart_linestat register | | 4 | | Reserved | | | 5 | | Reserved | | | 6 | 2 | Character Time Out | Character has been in receive FIFO for 0x300 UART clocks (set by <b>uart_clkdiv</b> ) | | 7 | | Reserved | | 30360D UART Interfaces #### 6.7.7 FIFO Control Register The uart\_fifoctrl register provides control of character buffering options. | Bits | Name | Description | R/W | Default | |------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:8 | _ | Reserved. Should be cleared. | R | 0 | | 7:6 | RFT | Receive FIFO Threshold. A receive threshold interrupt is generated when the number of characters in the receiver FIFO is greater than or equal to the trigger level listed below: | R/W | 0 | | | | 00 Trigger depth = 1 | | | | | | 01 Trigger depth = 4 | | | | | | 10 Trigger depth = 8 | | | | | | 11 Trigger depth = 14 | | | | | | If using DMA it is important that the receive FIFO threshold and transmit FIFO threshold are the same and programmed consistently with the transfer size for the DMA channel being used. See Section 4.0 "DMA Controller" on page 73 for more information. | | | | 5:4 | TFT | Transmit FIFO Threshold. A transmit threshold interrupt is generated if the number of valid characters contained in the transmit FIFO is less than or equal to the trigger depth. The encoding of trigger depth for each value of TFT is shown below: | R/W | 0 | | | | 00 Trigger depth = 0 | | | | | | 01 Trigger depth = 4 | | | | | | 10 Trigger depth = 8 | | | | | | 11 Trigger depth = 12 | | | | | | If using DMA it is important that the receive FIFO threshold and transmit FIFO threshold are the same and programmed consistently with the transfer size for the DMA channel being used. See Section 4.0 "DMA Controller" on page 73 for more information. | | | | 3 | MS | Mode Select. If the MS bit is clear interrupts are generated by the receiver when any data is available and by the transmitter when there is no data to transmit. Setting the MS bit causes interrupts to be generated based on FIFO threshold levels. | R/W | 0 | | 2 | TR | Transmitter Reset. Writing a one to the TR bit will clear the transmit FIFO and reset the transmitter. The transmit shift register is not cleared. | R/W | 0 | | 1 | RR | Receiver Reset. Writing a one to the RR bit will clear the receiver FIFO and reset the receiver. The receiver shift register is not cleared. | R/W | 0 | | 0 | FE | FIFO Enable. The FE bit enables the 16 byte FIFOs on transmit and receive. When the FE bit is clear both FIFOs will have an effective depth of 1 byte. | R/W | 0 | 30360D **UART Interfaces** #### 6.7.8 **Line Control Register** The uart\_linectrl register provides control over the data format and parity options. | Bits | Name | Description | R/W | Default | |------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:7 | _ | Reserved. Should be cleared. | R | 0 | | 6 | SB | Send Break. Setting the SB bit will force the transmitter output to zero. | R/W | 0 | | 5:4 | PAR | Parity Select. Selects the parity encoding for the transmitter and receiver. | R/W | 0 | | | | 00 Odd parity | | | | | | 01 Even parity | | | | | | 10 Mark parity | | | | | | 11 Zero parity | | | | 3 | PE | Parity Enable. If the PE bit is clear parity will not be sent or expected. If the PE bit is set parity is selected according to the PAR field. | R/W | 0 | | 2 | ST | Stop Bits. If the ST bit is clear one stop bit is sent and expected. Setting the ST bit selects 1.5 stop bits for 5 bit characters and 2 stop bits for all other character lengths. | R/W | 0 | | 1:0 | WLS | Word Length Select. The WLS field selects the number of data bits in each character. The number of bits is WLS+5. | R/W | 0 | #### 6.7.9 **Modem Control Register** The uart\_mdmctrl register allows the state of the output modem control signals to be set. The external modem signals are only available on UART3. | uart | uart_mdmctrl - Modem Control Register Offset = 0x0018 | | | | | | | | | | | | | | | 018 | | | | | | | | | | | | | | | | | |------|-------------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|---|---|---|---|---|----|----|----|----|----| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | LB | 11 | 10 | RT | DT | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |------|------|------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:5 | _ | Reserved. Should be cleared. | R | 0 | | 4 | LB | Loop Back. | R/W | 0 | | | | 0 No loopback (normal operation) | | | | | | 1 Enable loopback for self-test. Establish the internal connections shown below: | | | | | | Output Signal Looped Back To | | | | | | TXD RXD | | | | | | DTR DSR | | | | | | RTS CTS | | | | | | IO RIN | | | | | | I1 DCD | | | | 3 | l1 | Internal Line 1 State. When the I1 bit is set the internal I1 line for this port is driven low. This can be used in loopback mode. | R/W | 0 | | 2 | 10 | Internal Line 0 State. When the I0 bit is set the external I0 line for this port is driven low. This can be used in loopback mode. | R/W | 0 | | 1 | RT | Request To Send. When the RT bit is set the external RTS line for this port | R/W | 0 | | | | is driven low. | | | | | | Note: This bit has no effect if <b>uart_autoflow</b> [AE] is set. | | | | 0 | DT | Data Terminal Ready. When the DT bit is set the external DTR line for this port is driven low. | R/W | 0 | 30360D UART Interfaces #### 6.7.10 Line Status Register The uart\_linestat register reflects the state of the interface. Bits in this register are set when the listed condition and cleared when this register is read. | Bits | Name | Description | R/W | Default | |------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:8 | _ | Reserved. Should be cleared. | R | 0 | | 7 | RF | Receiver FIFO Contains Error. This bit is set when one of the characters in the receive FIFO contains a parity error, framing error, or break indication. | R | 0 | | 6 | TE | Transmit Shift Register Empty. This bit is set when the transmit shift register is empty and there are no more characters in the FIFO. | R | 0 | | 5 | TT | Transmit Threshold. This bit is set when the transmitter FIFO depth is less than or equal to the value of the TFT field in the FIFO control register. | R | 0 | | | | When FIFOs are not enabled this bit is set when the transmitter data register is empty | | | | 4 | ВІ | Break Indication. This bit is set if a break is received. When a break is detected a single zero character is received. The BI bit is valid when the zero character is at the top of the receive FIFO. This bit must be cleared with a read to uart_linestat before more characters are received. | R | 0 | | 3 | FE | Framing Error. The FE bit is set when a valid stop bit is not detected. This bit reflects the state of the character at the top of the receive FIFO. The FE bit is cleared by a read to <b>uart_linestat</b> . | R | 0 | | 2 | PE | Parity Error. The PE bit is set when the received character at the top of the FIFO contains a parity error. This bit is cleared by reading <b>uart_linestat</b> . | R | 0 | | 1 | OE | Overrun Error. The OE bit is set when a receiver overrun occurs. This bit is cleared when <b>uart_linestat</b> is read. | R | 0 | | 0 | DR | Data Ready. The DR bit is set when the receive FIFO contains valid characters. | R | 0 | #### 6.7.11 Modem Status Register The **uart\_mdmstat** register reflects the state of the external modem signals. Reading this register will clear any delta indications and the corresponding interrupt. The external modem signals are optional and are present only on UART3. # uart3\_mdmstat - Modem Status Register Offset = 0x0020 | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:8 | _ | Reserved, should be cleared. | R | 0 | | 7 | CD | Data Carrier Detect. The CD bit reflects the status of the external DCD pin. | R | 0 | | 6 | RI | Ring Indication. The RI bit reflects the status of the external RI pin. | R | 0 | | 5 | DS | Data Set Ready. The DS bit reflects the status of the external DSR pin. | R | 0 | | 4 | СТ | Clear To Send. The CT bit reflects the status of the external CTS pin. | R | 0 | | 3 | DD | Delta DCD. The DD bit is set when a change occurs in the state of the external DCD pin. | R | 0 | | 2 | TRI | TRI - Terminate Ring Indication. The TRI bit is set when a positive edge occurs in the state of the external RI pin. | R | 0 | | 1 | DR | Delta DSR. The DR bit is set when a change occurs in the state of the external DSR pin. | R | 0 | | 0 | DC | Delta CTS. The DC bit is set when a change occurs in the state of the external CTS pin. | R | 0 | #### 6.7.12 Automatic Hardware Flow Control Register The uart\_autoflow register controls automatic hardware flow control using modem control signals CTS and RTS. Upon enabling this mode, internal logic controls the output signal RTS based upon the data register state and threshold levels. The internal logic asserts RTS (low) to request data until the internal receive FIFO reaches its preset threshold. In this mode RTS cannot be controlled with the uart\_mdmctrl[RT] bit. The input signal CTS controls the transmission of data by loading the transmit shift register from the data register only while CTS is asserted (low). Once the transmit shift register is loaded with data, it sends the entire character regardless of the CTS signal state. | uart | _au | toflo | ow - | Aut | oma | itic I | Hard | lwar | e Fl | ow ( | Cont | rol l | Regi | ster | | | | | | | | | | | | | | | Offset = 0x0024 | | | | | | |------|-----|-------|------|-----|-----|--------|------|------|------|------|------|-------|------|------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|-----------------|---|---|----|--|--| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ΑE | | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bits | Name Description | | R/W | Default | |------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:1 | _ | Reserved. Should be cleared. | R | 0 | | 0 | AE | Autoflow Enable. Setting this bit enables automatic hardware flow control on UART3. Enabling this mode overrides software control of the signals. | R/W | 0 | 30360D UART Interfaces #### 6.7.13 Clock Divider Register The **uart\_clkdiv** contains the divider used to generate the baud rate clock. The input to the UART clock divider is the internal peripheral bus clock. The actual baud rate of the interface is as follows: Baud rate = CPU / (SD \* 2 \* CLKDIV \* 16) CPU = CPU clock SD = System bus divider (see Section 7.4 "Power Management" on page 188 information on changing SD.) #### 6.7.14 UART Enable The uart\_enable register controls reset and clock enable to the UART The correct routine for bringing the USB Device out of reset is as follows: - 1) Set the CE bit to enable clocks. - 2) Set the E bit to enable the peripheral. | Bits | Name | Description | R/W | Default | |------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:2 | _ | Reserved. Should be cleared. | R | 0 | | 1 | E | Enable. When the E bit is clear the entire module is held in reset. After enabling clocks, this bit should be set to enable normal operation. | R/W | 0 | | 0 | CE | Clock Enable. When the CE bit is clear the module clock source is inhibited. This can be used to place the module in a low power Standby state. The CE bit should be set before the module is enabled for proper bringup. | R/W | 0 | **UART Interfaces** 30360D #### 6.7.15 Hardware Considerations The UART signals are listed in Table 6-34. For changing pin functionality please refer to the sys\_pinfunc register in Section 7.3 "General Purpose I/O and Pin Functionality" on page 183. Table 6-34. UART Signals | Signal | Input/Output | Definition | |--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UART0 | | | | U0TXD | 0 | UART0 transmit. Muxed with GPIO[20]. U0TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | | U0RXD | I | UART0 receive. | | UART1 | | | | U1TXD | 0 | UART1 transmit. Muxed with GPIO[21]. U1TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | | U1RXD | I | UART1 receive. | | UART2 | | | | U2TXD | 0 | UART2 transmit. Muxed with GPIO[22]. U2TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | | U2RXD | I | UART2 receive. | | UART3 | | | | U3TXD | 0 | UART3 transmit. Muxed with GPIO[23]. U3TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | | U3RXD | I | UART3 receive. | | U3CTS | 1 | Clear to Send (optional). Muxed with GPIO[9]. GPIO[9] is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | <b>System Note</b> : For systems that use the UART3 interface without the optional modem control signals ( <b>sys_pinfunc</b> [UR3]=0), the modem status interrupts must be disabled ( <b>uart3_inten</b> [MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | U3DSR | I | Data Set Ready (optional). Muxed with GPIO[10]. GPIO[10] is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | <b>System Note</b> : For systems that use the UART3 interface without the optional modem control signals ( <b>sys_pinfunc</b> [UR3]=0), the modem status interrupts must be disabled ( <b>uart3_inten</b> [MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | U3DCD | I | Data Carrier Detect (optional). Muxed with GPIO[11]. GPIO[11] is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | <b>System Note</b> : For systems that use the UART3 interface without the optional modem control signals ( <b>sys_pinfunc</b> [UR3]=0), the modem status interrupts must be disabled ( <b>uart3_inten</b> [MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | U3RI | 1 | Ring Indication (optional). Muxed with GPIO[12]. GPIO[12] is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | <b>System Note</b> : For systems that use the UART3 interface without the optional modem control signals ( <b>sys_pinfunc</b> [UR3]=0), the modem status interrupts must be disabled ( <b>uart3_inten</b> [MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | U3RTS | 0 | Request to Send (optional). Muxed with GPIO[13]. GPIO[13] is the default signal coming out of hardware reset, runtime reset, and Sleep. | | U3DTR | 0 | Data Terminal Ready (optional). Muxed with GPIO[14]. GPIO[14] is the default signal coming out of hardware reset, runtime reset, and Sleep. | 30360D SSI Interfaces #### 6.8 SSI Interfaces The Au1000 processor contains two synchronous serial interfaces (SSIs) designed to provide a simple connection to external serial devices. These serial channels support the SSI protocol and a subset of the SPI protocol. Each serial channel is independently programmable for various address and data lengths, clock rates, and behavior. Each channel has a data in pin, data out pin, a clock pin, and an enable pin. Only master mode is supported. The Au1000 processor drives the clock and enable pins when the interface is enabled. The data out pin will TRI-STATE during a read, thus the data out pin and data in pin can be tied together for a bidirectional data pin. #### 6.8.1 Operation The SSI generates the clock output SCLK. The clock is derived from the peripheral bus clock by a divider controlled by the **ssi\_clkdiv** register. The clock only transitions when a transaction is in progress. The SSI contains a status register that reflects the current state. A busy bit is set when a transfer is initiated and cleared when SSI returns to Idle. A done bit is set when the transfer is complete. The done bit may be used to signal an interrupt. #### 6.8.1.1 Write Transactions Write transactions transfer data from the Au1000 processor to a peripheral device attached to the SSI. The transaction consists of a data field and optional address and direction fields. The order of the address and direction fields is configurable. The address and direction fields may also be omitted from the transaction. The data field is always the last field transmitted. The order of bit transmission within a field (MSb first or LSb first) is also configurable. The SDEN output presents an envelope around the transaction. Figure 6-4 shows a typical write transaction. For this transaction the address field is 3 bits long, data is 8 bits, and direction precedes address. Figure 6-4. Typical Write Transaction Timing #### 6.8.1.2 Read Transactions A read transaction is initiated by writing the address and direction to the **ssi\_adata** register (the data field is ignored). The busy status bit will be set and will remain set until the done bit is set to indicate completion. Once the transaction is complete the data may be read from the data field in **ssi\_adata**. An extra clock cycle is inserted between the direction/address transmission by the processor and the data field transmission by the external device to avoid contention. The behavior of SCLK may be changed during this extra cycle by programming the BM field in the **ssi\_config** register. Figure 6-5 shows a typical read transaction where the bus mode is set to hold SCLK high during the bus turnaround. Figure 6-5. Typical Read Transaction Timing SSI Interfaces 30360D AMD #### 6.8.2 Register Description Each SSI contains a register block used to configure the interface and to pass data. All registers must be written and read as 32 bit words. The locations of the register blocks for each SSI are shown in the table below. Table 6-35. SSI Base Addresses | Name | Physical Base Address | KSEG1 Base Address | |-----------|-----------------------|--------------------| | ssi0_base | 0x0_1160_0000 | 0x_B160_0000 | | ssi1_base | 0x0_1168_0000 | 0x_B168_0000 | Table 6-36 shows the offset and function of each register. Table 6-36. SSI Registers | Offset | Register Name | Description | |--------|---------------|--------------------------------| | 0x0000 | ssi_status | SSI Status Register | | 0x0004 | ssi_int | SSI Interrupt Pending Register | | 0x0008 | ssi_inten | SSI Interrupt Enable Register | | 0x0020 | ssi_config | SSI Configuration Register | | 0x0024 | ssi_adata | SSI Address/Data Register | | 0x0028 | ssi_clkdiv | SSI Clock Divider Register | | 0x0100 | ssi_enable | SSI Channel Enable Register | #### 6.8.2.1 SSI Interface Status Register The **ssi\_status** register reflects the current status of the interface. 0 0 0 0 0 0 0 0 0 0 0 0 SSI\_Status - SSI Interface Status Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 BF OF UF D B Bits Name Description R/W Default 31:5 Reserved. Should be cleared. R 0 Buffer Full. This bit indicates that the data buffer is currently full. It is set by 4 BF R 0 either receiving a buffer from the serial interface or a write by the processor. It is cleared by either a transmit on the serial interface or a read by the processor. 3 OF Overflow. This bit is set when the serial data register is written multiple R/W 0 times without completing an intervening transfer. This bit is sticky. Once set high it must be written a '1' to clear the bit. Underflow. This bit is set when the serial data register is read multiple 2 UF R/W 0 times without an intervening serial transfer. This bit is sticky. Once set high it must be written a '1' to clear the bit. D Done. This bit is set at the completion of an SSI transfer. R/W 0 1 This bit is sticky. Once set high it must be written a '1' to clear the bit. В Busy. This bit is set if an SSI transfer is in progress 0 0 R 30360D SSI Interfaces #### 6.8.2.2 Interrupt Pending Register The ssi\_int register shows which interrupt indications are currently active. ## ssi\_int - SSI Interrupt Pending Register Offset = 0x0004 | Bits | Name | Description | R/W Default | | |------|------|-----------------------------------------------------------------------------------------------|-------------|---| | 31:4 | _ | Reserved, should be cleared. | R | 0 | | 3 | OI | The OI bit indicates that the current interrupt is being generated by an overflow condition. | R | 0 | | | | This bit is sticky. Once set high it must be written a '1' to clear the bit. | | | | 2 | UI | The UI bit indicates that the current interrupt is being generated by an underflow condition. | R | 0 | | | | This bit is sticky. Once set high it must be written a '1' to clear the bit. | | | | 1 | DI | The DI bit indicates that the current interrupt is being generated by a done condition. | | 0 | | | | This bit is sticky. Once set high it must be written a '1' to clear the bit. | | | | 0 | _ | Reserved, should be cleared. | R | 0 | #### 6.8.2.3 SSI Interrupt Enable Register The **ssi\_inten** register is writable by the processor and enables certain conditions on the SSI to generate an interrupt. The interrupt will be generated (and indicated in **ssi\_int**) when the corresponding bits are both set in **ssi\_inten** and **ssi\_status**. #### ssi\_inten - SSI Interrupt Enable Register | Bits | Name | Description | | Default | |------|------|--------------------------------------------------------|-----|---------| | 31:4 | _ | Reserved. Should be cleared. | R | 0 | | 3 | OIE | This bit enables interrupts on an overflow condition. | R/W | 0 | | 2 | UIE | This bit enables interrupts on an underflow condition. | R/W | 0 | | 1 | DIE | This bit enables interrupts on a done condition. | R/W | 0 | | 0 | _ | Reserved. Should be cleared. | R | 0 | #### 6.8.2.4 SSI Configuration Register The **ssi\_config** register contains fields which configure the operational parameters of the serial interface. #### ssi\_config - SSI Configuration Register | Bits Name | | Description | R/W | Default | |-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:25 | _ | These bits are reserved and should be written as 0. | R | 0 | | 24 | AO | Address Field Order. The AO bit selects the bit order of the address field. If AO is cleared the address field is set LSB first. If AO is set the address field is sent MSB first. | R/W | 0 | | 23 | DO | Data Field Order. The DO field selects the transmission order for the data field. If DO is cleared the data field is sent LSB first. If DO is set the data field is sent MSB first. | R/W | 0 | | 22:20 | ALEN | Address Field Length. The ALEN field selects the length of the address field in the serial stream. The number of bits in the address field will be ALEN+1. | R/W | 0 | | 19:16 | DLEN | Data Field Length. The DLEN field selects the length of the data field in the serial stream. The number of bits in the data field will be DLEN+1. Values of DLEN that result in a length greater than 12 are reserved and will result in undefined behavior. | R/W | 0 | | 15:12 | _ | These bits are reserved and should be written as 0. | R/W | 0 | | 11 | DD | Direction Bit Disable. If the DD bit is set the direction bit will not be sent. | R/W | 0 | | 10 | AD | Address Field Disable. If the AD bit is set the address field will not be sent. | R/W | 0 | | 9:8 | ВМ | Bus Mode. Determines the turnaround behavior for read cycles. 00 SCLK held high during turnaround. 01 SCLK held low during turnaround. 10 SCLK cycles during turnaround. 11 Reserved | R/W | 0 | | 7 | CE | The CE bit determines which clock edge is active for SCLK. If CE is cleared data and address will be clocked out on the negative edge and captured at the positive edge. If CE is set data and address will be clocked out on the positive edge and captured on the negative edge. | R/W | 0 | | 6 | DP | Direction Polarity. Determines whether a write is indicated by an active-high or active-low direction bit. O A write is indicated by an active-high direction bit. 1 A write is indicated by an active-low direction bit. | R/W | 0 | | 5 | DL | Direction Bit Location. If the DL bit is clear the direction bit is sent before the address bits in the serial stream. If DL is set the direction bit will follow the address field. | R/W | 0 | | 4 | EP | <ul><li>Enable Polarity. Selects the polarity of the enable signal on the interface.</li><li>0 Enable is active high.</li><li>1 Enable is active low.</li></ul> | R/W | 0 | | 3:0 | | Reserved. Should be cleared. | R/W | 0 | 30360D SSI Interfaces #### 6.8.3 SSI Address/Data Register The **ssi\_adata** register contains the address, data, and direction fields. Writing to **ssi\_adata** will initiate a transfer. The type of transfer (read or write) is determined by the D (direction) bit. #### ssi\_adata - SSI address/data Register Offset = 0x0024 | Bits | Name | Description | R/W | Default | |-------|------|-----------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:25 | _ | Reserved. Should be cleared. | R | 0 | | 24 | D | Direction Bit. | R/W | 0 | | | | O The transaction is a read, and the data field contains the value of the serial input at the end of the transaction. | | | | | | 1 The transaction is a write. | | | | 23:16 | ADDR | Address Field. | R/W | 0 | | 15:12 | _ | Reserved. Should be cleared. | R | 0 | | 11:0 | DATA | Data Field. | R/W | 0 | #### 6.8.3.1 SSI Clock Divider Register The ssi\_clkdiv register determines the baud rate of the serial port. The baud rate is defined as follows: Baudrate = CPU / (SD \* 4 \* (CLKDIV + 1)) CPU = CPU clock SD = System bus divider (See Section 7.4 "Power Management" on page 188 for information on SD.) #### ssi clkdiv - SSI clock divider | Bits | Bits Name Description | | R/W | Default | |-------|-----------------------|-------------------------------------------------------------|-----|---------| | 31:16 | _ | Reserved. Should be cleared. | R | 0 | | 15:0 | CLKDIV | The CLKDIV field determines the baud rate of the interface. | R/W | 0 | #### 6.8.3.2 SSI Enable Register The **ssi\_enable** register allows the serial interface to be disabled or placed in a low power mode. The correct routine for bringing the SSI block out of reset is as follows: - 1) Clear the CD bit to enable clocks. - 2) Set the E bit to enable the peripheral. | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------------------|-----|---------| | 31:2 | _ | Reserved. Should be cleared. | R | 0 | | 1 | CD | Clock Disable. | W | 1 | | | | 0 Enable the clock to the SSI block. | | | | | | 1 Disable (disconnect) the clock to the SSI block. | | | | 0 | Е | Enable. | W | 0 | | | | 0 Hold the SSI block in reset. | | | | | | 1 Enable the SSI block. | | | 30360D SSI Interfaces #### 6.8.4 Hardware Considerations The SSI ports consist of the signals listed in Table 6-37. For changing pin functionality please refer to the **sys\_pinfunc** register in Section 7.3 "General Purpose I/O and Pin Functionality" on page 183. Table 6-37. SSI Signals | Signal | Input/Output | Definition | | | | |--------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | SSI0 | SSI0 | | | | | | SOCLK | 0 | Master only clock output. The speed and polarity of clock edge is programmable. Muxed with GPIO[17]. | | | | | SODIN | ı | Serial Data Input. This signal may be tied with S0DOUT to create a single bidirectional data signal. | | | | | SODOUT | 0 | Serial Data Output. This signal is in TRI-STATE during a read and thus may be tied to S0DIN to create a single bidirectional data signal. Muxed with GPIO[16]. | | | | | SODEN | 0 | Enable signal which frames transaction. The polarity is programmable. Muxed with GPIO[18]. | | | | | SSI1 | | | | | | | S1CLK | 0 | Master only clock output. The speed and polarity of clock edge is programmable. | | | | | | | Muxed with ACDO which controls the pin out of hardware reset, runtime reset and Sleep. | | | | | S1DIN | I | Serial Data Input. This signal may be tied with S1DOUT to create a single bidirectional data signal. | | | | | | | Muxed with ACBCLK which controls the pin out of hardware reset, runtime reset and Sleep. | | | | | S1DOUT | 0 | Serial Data Output. This signal is in TRI-STATE during a read and thus may be tied to S1DIN to create a single bidirectional data signal. | | | | | | | Muxed with ACSYNC which controls the pin out of hardware reset, runtime reset and Sleep. | | | | | S1DEN | 0 | Enable signal which frames transaction. The polarity is programmable. | | | | | | | Muxed with ACRST# which controls the pin out of hardware reset, runtime reset and Sleep. | | | | System Control 30360D AMD # System Control The Au1000 processor contains a robust system control strategy that includes the means to control the following: - Clocking (See Section 7.1 "Clocks" on page 168.) - Time of Year and Real Time Clock counters (See Section 7.2 "Time of Year Clock and Real Time Clock" on page 178.) - GPIO control (See Section 7.3 "General Purpose I/O and Pin Functionality" on page 183.) - Power management (See Section 7.4 "Power Management" on page 188.) All registers in the system control block are located off of the base address shown in Table 7-1. Table 7-1. System Control Block Base Address | Name | Physical Base Address | KSEG1 Base Address | |----------|-----------------------|--------------------| | sys_base | 0x0_1190_0000 | 0x_B190_0000 | The registers in the system control block are affected differently by events such as power-on hardware reset, Sleep and runtime reset (see Section 8.0 "Power-up, Reset and Boot" on page 196 for a discussion on the different reset types). Each register is documented with how it will be affected by the different system states. Care should be taken by the system designer to observe what registers will and will not revert to defaults when the different events occur. 30360D Clocks #### 7.1 Clocks The Au1000 processor supports two oscillator inputs: 12 MHz and 32.768 kHz. This section documents the clock domains driven directly and indirectly by the 12 MHz input. The 32.768 kHz clock input drives the two programmable counters intended for use as a real time clock (RTC) and time of year clock (TOY). The programmable counters are documented in Section 7.2 "Time of Year Clock and Real Time Clock" on page 178. (See Section 11.8 "Crystal Specifications" on page 253 for the specifications of both crystals.) The Au1000 processor contains two PLLs driven by the 12 MHz oscillator and a clocking block from which the following are derived: - CPU Clock - · Core Cycle Counter register clocked by the CPU clock - · System Bus clock - · Peripheral Bus Clock - · SDRAM Bus Clock - Programmable clocks needed by certain peripherals - Programmable clocks EXTCLK[1:0] for external use (provided on pins shared with the GPIO[3:2] signals) Figure 7-1 shows the basic clocking topology and the relationship between the CPU Clock, the System bus clock and the Peripheral Clock. As shown, the System bus frequency is derived by dividing the CPU Clock by the value SD programmed in the **sys\_powerctrl** register. (See Section 7.4 "Power Management" on page 188 for the **sys\_powerctrl** register definition.) The Peripheral Bus clock and the SDRAM bus are fixed at the System Bus frequency divided by 2. Figure 7-1 also shows the peripheral blocks driven by clock sources derived from the programmable clock generator logic (as described in Section 7.1.2, "Clock Generation"). Figure 7-1. Clocking Topology Clocks 30360D AMD #### 7.1.1 Clock Register Descriptions The clock manager registers and their associated offsets are listed in Table 7-2. Table 7-2. Clock Generation Registers | Offset from<br>0x0_1190_0000 (Physical)<br>0x_B190_0000 (KSEG1) | Register Name | Description | Reset Type | |-----------------------------------------------------------------|---------------|-------------------------------------------------------------------------|-----------------------| | 0x0020 | sys_freqctrl0 | Controls (source, enable, and divider) frequency generators 0, 1, and 2 | Hardware | | 0x0024 | sys_freqctrl1 | Controls (source, enable, and divider) frequency generators 3, 4, and 5 | Hardware | | 0x0028 | sys_clksrc | Controls (source and divider) the derived clocks | Hardware | | 0x0060 | sys_cpupll | Changes CPU PLL frequency | Hardware | | 0x0064 | sys_auxpll | Changes Auxiliary PLL frequency | Hardware &<br>Runtime | #### 7.1.2 Clock Generation This section documents registers for the clock generation block which provides clocks to some peripheral devices and as well as two externally available clocks. The clock generation subsystem is split into two sets of distinct blocks which allows up to six distinct frequencies to drive up to six clock sources. Figure 7-2 shows a logical representation of one of the six identical frequency generators and how the six frequency sources are mapped to one of the six identical internal clock sources. The names in the figure correspond to the bit names in the control registers. Figure 7-3 shows a pictorial representation of the relationship between the frequency generator blocks to the clock source blocks. Each peripheral has clock restrictions as follows. If these restrictions are not met, the peripheral will not operate correctly. The IrDA Clock must be programmed to match value set in **CS. CS** is the PHY Layer clock speed field in the **ir\_config2** register. See Section 6.4 "IrDA" on page 108 for more information. The USB Device Clock must be programmed to 48 MHz. The USB Host Clocks must be programmed to 48 MHz. The I2SCLK must be set to match the effective bit rate which will be determined by the sampling frequency (system dependent) times the bit rate (2 \* **SZ**). **SZ** is the Size field in the **i2s\_config** register. The EXTCLK[1:0] clocks can be programmed for system use. If the I<sup>2</sup>S peripheral is being used, typically one of these clocks will be programmed to provide the system oversampling clock for the CODEC (i.e. 128Fs, 256Fs, or 512Fs where Fs is the system sampling frequency). Note that the EXTCLK[1:0] clocks have a maximum frequency rating of $(F_{max} / 16)$ , where $F_{max}$ is the maximum frequency rating for the part. For example, for a 400 MHz part be sure the EXTCLK[1:0] clocks are programmed to run at no more than 25 MHz. (See also Section 11.7 "External Clock Specifications" on page 252.) Note also that the EXTCLK[1:0] clocks are multiplexed signals and require programming of the **sys\_pinfunc** register (see Section 7.3.1.1 "Pin Function" on page 183) as follows: - EXTCLK0 shares a pin with GPIO[2]. If EXTCLK0 is to be used, **sys\_pinfunc**[EX0] must be set to allow the clock to drive this pin. In addition, **sys\_pinfunc**[CS] must be cleared. - EXTCLK1 shares a pin with GPIO[3]. If EXTCLK1 is to be used, **sys\_pinfunc**[EX1] must be set to allow the clock to drive this pin. 30360D Clocks Figure 7-2. Frequency Generator and Clock Source Block Diagram 30360D **AMD** **Clocks** 30360D Figure 7-3. Frequency Generator and Clock Source Mapping 30360D Clocks #### 7.1.2.1 Frequency Control 0 This register controls the frequency generator block for output frequencies 0, 1, and 2. This register will reset to defaults only on a hardware reset. During a runtime reset and during Sleep this register will retain its value. | Bits | Name | Description | R/W | Default | |-------|--------|---------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:30 | _ | Reserved. Should be cleared. | R | 0 | | 29:22 | FRDIV2 | Divider for Frequency Generator 2. The frequency divider is (FRDIV + 1) * 2, where FRDIV is the value programmed in this field. | R/W | 0 | | 21 | FE2 | Frequency Generator Output Enable 2. | R/W | 0 | | | | 0 Disable output. | | | | | | 1 Enable output . | | | | 20 | FS2 | Frequency Generator 2 Source. | R/W | 0 | | | | 0 CPU Core clock. | | | | | | 1 Auxiliary clock. | | | | 19:12 | FRDIV1 | Divider for Frequency Generator 1. The frequency divider is (FRDIV + 1) * 2, where FRDIV is the value programmed in this field. | R/W | 0 | | 11 | FE1 | Frequency Generator 1 Output Enable. | R/W | 0 | | | | 0 Disable output. | | | | | | 1 Enable output . | | | | 10 | FS1 | Frequency Generator 1 Source. | R/W | 0 | | | | 0 CPU Core clock. | | | | | | 1 Auxiliary clock. | | | | 9:2 | FRDIV0 | Divider for Frequency Generator 0. The frequency divider is (FRDIV + 1) * 2, where FRDIV is the value programmed in this field. | R/W | 0 | | 1 | FE0 | Frequency Generator 0 Output Enable. | R/W | 0 | | | | 0 Disable output. | | | | | | 1 Enable output . | | | | 0 | FS0 | Frequency Generator 0 Source. | R/W | 0 | | | | 0 CPU Core clock. | | | | | | 1 Auxiliary clock. | | | #### 7.1.2.2 Frequency Control 1 This register controls the frequency generator block for output frequencies 3, 4, and 5. This register will reset to defaults only on a hardware reset. During a runtime reset and during Sleep this register will retain its value. | Bits | Name | Description | R/W | Default | |-------|--------|---------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:30 | _ | Reserved. Should be cleared. | R | 0 | | 29:22 | FRDIV5 | Divider for Frequency Generator 5. The frequency divider is (FRDIV + 1) * 2, where FRDIV is the value programmed in this field. | R/W | 0 | | 21 | FE5 | Frequency Generator 5 Output Enable. | R/W | 0 | | | | 0 Disable output. | | | | | | 1 Enable output . | | | | 20 | FS5 | Frequency Generator 5 Source. | R/W | 0 | | | | 0 CPU Core clock. | | | | | | 1 Auxiliary clock. | | | | 19:12 | FRDIV4 | Divider for Frequency Generator 4. The frequency divider is (FRDIV + 1) * 2, where FRDIV is the value programmed in this field. | R/W | 0 | | 11 | FE4 | Frequency Generator 4 Output Enable. | R/W | 0 | | | | 0 Disable output. | | | | | | 1 Enable output . | | | | 10 | FS4 | Frequency Generator 4 Source. | R/W | 0 | | | | 0 CPU Core clock. | | | | | | 1 Auxiliary clock. | | | | 9:2 | FRDIV3 | Divider for Frequency Generator 3. The frequency divider is (FRDIV + 1) * 2, where FRDIV is the value programmed in this field. | R/W | 0 | | 1 | FE3 | Frequency Generator 3 Output Enable. | R/W | 0 | | | | 0 Disable output. | | | | | | 1 Enable output . | | | | 0 | FS3 | Frequency Generator 3 Source. | R/W | 0 | | | | 0 CPU Core clock. | | | | | | 1 Auxiliary clock. | | | 30360D Clocks #### 7.1.2.3 Clock Source Control This register controls the clock source for all output clocks. This register will reset to defaults only on a hardware reset. During a runtime reset and during Sleep this register will retain its value. sys\_clksrc Offset = 0x0028 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|--------|----|-----|-----|----|--------|----|-----|-----|----|---------|----|-----|-----|----|-------|----|-----|-----|---|---------|----|-----|-----|---|----------|----|-----|-----| | | | | N | 1E1[2: | 0] | DE1 | CG3 | N | 1E0[2: | 0] | DE0 | CE0 | N | 112[2:0 | )] | DI2 | CI2 | М | UH[2: | 0] | DUH | CUH | M | IUD[2:0 | 0] | DUD | CUD | V | /IIR[2:0 | 0] | DIR | CIR | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|------|-------------------------------------------------------------------------------|-----|---------| | 31:30 | _ | Reserved. Should be cleared. | R | 0 | | 29:27 | ME1 | EXTCLK1 Clock Mux input select. See Table 7-3 on page 175. | R/W | 000 | | 26 | DE1 | EXTCLK1 Clock Divider . | R/W | 0 | | | | 0 Divide by 4. | | | | | | 1 Divide by 2. | | | | 25 | CE1 | EXTCLK1 Clock Select. | R/W | 0 | | | | Clock is taken directly from mux. (The divider select bit DE1 has no effect.) | | | | | | 1 Clock is taken from 2/4 divider. | | | | 24:22 | ME0 | EXTCLK0 Clock Mux input select. See Table 7-3 on page 175. | R/W | 000 | | 21 | DE0 | EXTCLK0 Clock Divider Select. | R/W | 0 | | | | 0 Divide by 4 | | | | | | 1 Divide by 2 | | | | 20 | CE0 | EXTCLK0 Clock Select. | R/W | 0 | | | | Clock is taken directly from mux. (The divider select bit DE0 has no effect.) | | | | | | 1 Clock is taken from 2/4 divider. | | | | 19:17 | MI2 | I <sup>2</sup> S Clock Mux input select. See Table 7-3 on page 175. | R/W | 000 | | 16 | DI2 | I <sup>2</sup> S Clock Divider Select. | R/W | 0 | | | | 0 Divide by 4. | | | | | | 1 Divide by 2. | | | | 15 | CI2 | I <sup>2</sup> S Clock Select. | R/W | 0 | | | | Clock is taken directly from mux. (The divider select bit DI2 has no effect.) | | | | | | 1 Clock is taken from 2/4 divider | | | | 14:12 | MUH | USB Host Clock Mux input select. See Table 7-3 on page 175. | R/W | 000 | | 11 | DUH | USB Host Clock Divider Select. | R/W | 0 | | | | 0 Divide by 4. | | | | | | 1 Divide by 2. | | | | 10 | CUH | USB Host Clock Select. | R/W | 0 | | | | Clock is taken directly from mux. (The divider select bit DUH has no effect.) | | | | | | 1 Clock is taken from 2/4 divider. | | | | 9:7 | MUD | USB Device Clock Mux input select. See Table 7-3 on page 175. | R/W | 000 | | 6 | DUD | USB Device Clock Divider Select. | R/W | 0 | | | | 0 Divide by 4 | | | | | | 1 Divide by 2 | | | | 5 | CUD | USB Device Clock Select. | R/W | 0 | | | | Clock is taken directly from mux. (The divider select bit DUD has no effect.) | | | | | | 1 Clock is taken from 2/4 divider. | | | | 4:2 | MIR | IrDA Clock Mux input select. See Table 7-3 on page 175. | R/W | 000 | Clocks 30360D AMD | Bits | Name | Description | R/W | Default | |------|------|-------------------------------------------------------------------------------|-----|---------| | 1 | DIR | IrDA Clock Divider Select. | R/W | 0 | | | | 0 Divide by 4. | | | | | | 1 Divide by 2. | | | | 0 | CIR | IrDA Clock Select. | R/W | 0 | | | | Clock is taken directly from mux. (The divider select bit DIR has no effect.) | | | | | | 1 Clock is taken from 2/4 divider. | | | The specific values written to the 3-bit clock-mux-input-select fields are shown in Table 7-3. The FREQ*n* selections come from the output of the corresponding frequency generators, as shown in Figure 7-2. Value Meaning 000 No clocking 001 **Auxiliary Clock** 010 FREQ0 011 FREQ1 100 FREQ2 101 FREQ3 110 FREQ4 111 FREQ5 Table 7-3. Clock Mux Input Select Values #### 7.1.3 PLL Control There are two registers for controlling the two PLLs integrated into the Au1000 processor. Each PLL is independently programmable. Note that when programming the PLL control registers, the system designer must not violate the rated frequency limits of the Au1000 processor. Configuring the PLLs outside this frequency range causes undefined behavior. For higher frequencies the Au1000 processor core requires a higher core voltage (V<sub>DDI</sub>). Care should be taken that the system is providing the correct voltage for the operating frequency before changing the CPU clock. See Section 11.3 "DC Parameters" on page 236, for full information about the voltage/frequency requirements of the Au1000 processor. The Core Cycle Counter register located at CP0 register 9 can be used to count core cycles. Please see Section 2.7 "Coprocessor 0" on page 28, for more information. The two PLLs in the Au1000 processor drive the CPU clock and the auxiliary clock. The default PLL multiplier value is 16 for the CPU clock and 0 for the AUXPLL which has the following implications assuming a 12 MHz crystal on XTI12 and XTO12: - CPU Clock = 192 MHz - Auxiliary Clock = Disabled - System Bus Clock = 96 MHz (SD System bus divider defaults to 2) - Peripheral Bus = 48 MHz - SDRAM Bus = 48 MHz. When modifying the CPU clock frequency approximately 20 µs elapse while the CPU and bus clocks shut off and the CPU PLL locks to the new frequency. During this period instructions are not executed and interrupts are not serviced. Interrupts are serviced once execution begins again at the new frequency. 30360D Clocks #### 7.1.3.1 CPU PLL Control The CPU PLL control register (**sys\_cpupII**) resets to its default value only for a hardware reset. That is, after Sleep, and during a runtime reset the CPU PLL retains its frequency. Note that when programming the CPU PLL control register the system designer must not violate the rated frequency limits of the Au1000 processor. Configuring the PLL outside this frequency range causes undefined behavior. This register is read/write, but the value read is valid only after initialization. After coming out of reset, hardware reset or Sleep, this register must first be written for the value read back to be valid. For this reason it is suggested that this register be initialized at boot time regardless if the value is changed from default. After writing to the $sys\_cpupII$ register, the system automatically halts for 20 $\mu s$ to allow for the PLL to relock and clocks to become stable. sys\_cpupII Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Light of the color | Bits | Name | Description | R/W | Default | |------|------|------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:6 | _ | Reserved. Should be cleared. | R/W | 0 | | 5:0 | PLL | CPU PLL Multiplier. Determines the integer multiplier used to multiply the CPU PLL to generate the CPU clock. | R/W | 0x10 | | | | For example, with the default of 16 and a 12 MHz OSC frequency, the CPU clock frequency is 192 MHz. | | | | | | Note that PLL multiplier values that place the clock frequency outside of rated limits are invalid. | | | | | | 0–15: Reserved and undefined | | | | | | 16–(n-1): Valid PLL multiplier | | | | | | <i>n</i> –63: Reserved and undefined | | | | | | Where <i>n</i> is the smallest PLL multiplier that would cause the CPU clock frequency to exceed the rated frequency limits of the part. | | | Clocks 30360D AMD #### 7.1.3.2 Auxiliary PLL Control The auxiliary PLL control register (**sys\_auxpll**) resets to its default value on hardware reset, after Sleep, and during a runtime reset. This register is read/write, but the value read is valid only after initialization. For this reason it is recommended that system software initialize this register at hardware reset, runtime reset and Sleep, even if programming its default value. Note that when programming the auxiliary PLL control register the system designer must not violate the rated frequency limits of the Au1000 processor. Configuring the PLL outside this frequency range causes undefined behavior. Unlike the **sys\_cpupII** register, writing **sys\_auxpII** does not cause the system to halt. As a consequence, clocks taken from the AUX PLL may be unstable for up to 20 µs. To ensure stable clocks during AUX PLL lock time, the **sys\_cpupII** register can be written with its current value to force the system to halt for 20 µs. | Bits | Name | Description | R/W | Default | |------|------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:6 | _ | Reserved. Should be cleared. | R/W | 0 | | 5:0 | PLL | Auxiliary PLL Multiplier. Determines the integer multiplier used to multiply the auxiliary PLL to generate the auxiliary clock. | R/W | 0x00 | | | | For example, with a value of 12 and a 12 MHz OSC frequency, the auxiliary clock frequency will be 144 MHz. | | | | | | Note that PLL multiplier values that place the clock frequency outside of rated limits are invalid. | | | | | | 0: Disable the auxiliary PLL. | | | | | | 1–7: Reserved and undefined | | | | | | 8–(n-1): Valid PLL multiplier | | | | | | <i>n</i> –63: Reserved and undefined | | | | | | Where <i>n</i> is the smallest PLL multiplier that would cause the auxiliary clock frequency to exceed the rated frequency limits of the part. | | | #### 7.1.4 Hardware Considerations Note also that the EXTCLK[1:0] clocks are multiplexed signals and require programming of the **sys\_pinfunc** register (see Section 7.3.1.1 "Pin Function" on page 183) as follows: When using the external clocks from the clock generation block, the **sys\_pinfunc** register must be programmed such that GPIO[2] and/or GPIO[3] are configured to be driven by EXTCLK0 and/or EXTCLK1. Section 11.8 "Crystal Specifications" on page 253, define the crystal specifications. #### 7.1.5 Programming Considerations When changing the CPU PLL value through the $sys\_cpupII$ register, the system automatically halts for 20 $\mu$ s to allow clocks to stabilize. During this time no interrupts are serviced, potentially affecting real-time systems. However, modifying the $sys\_auxpII$ register does *not* cause the system to halt, and therefore clocks taken from the AUX PLL may be unstable for up to 20 $\mu$ s. To ensure stable clocks while the AUX PLL locks, the $sys\_cpupII$ register can be written with its current value to force the system to halt for 20 $\mu$ s. #### 7.2 Time of Year Clock and Real Time Clock The Au1000 processor contains two programmable counters designed for use as a time of year clock (TOY) and real time clock (RTC). Because the TOY continues counting through Sleep, a TOY counter match can be used as a wake-up source. The RTC, however, will power-down in Sleep mode. Note that both the TOY and RTC counters are driven by the 32.768-kHz clock input. The clock input source can be a crystal or external clock. (See Section 11.8 "Crystal Specifications" on page 253 for crystal details.) Each programmable counter employs a register to initialize the counter or load a new value, a trim divider to adjust the incoming 32.768-kHz clock, and three match registers which have associated interrupts that trigger on a match. Each counter is also able to generate an interrupt on every tick. All interrupts are maintained through the interrupt controller. Both programmable counters share a status register. Figure 7-4 shows the functional block diagram of both the TOY and the RTC. The registers used to implement the block, including the counter control register (**sys\_cntrctrl**), are described in the following section. Figure 7-4. TOY and RTC Block Diagram #### 7.2.1 Time of Year Clock and Real Time Clock Registers Each counter operates identically with the only difference being that the TOY continues counting through Sleep and the RTC does not. The programmable counter control registers and their associated offsets are listed in Table 7-4. When functionality is identical for registers in the different programmable counters, only one general register description is presented with offsets pointing to the specific registers. **Table 7-4. Programmable Counter Registers** | Offset from<br>0x0_1190_0000 (Physical)<br>0x_B190_0000 (KSEG1) | Register Name | Description | Reset Type | |-----------------------------------------------------------------|---------------|-----------------------------------------------------|------------| | 0x0000 | sys_toytrim | Trim value for 32.768-kHz clock source for TOY | Hardware | | 0x0004 | sys_toywrite | TOY counter value is written through this register. | Hardware | | 0x0008 | sys_toymatch0 | TOY match 0 value for interrupt generation | Hardware | | 0x000C | sys_toymatch1 | TOY match 1 value for interrupt generation | Hardware | | 0x0010 | sys_toymatch2 | TOY match 2 value for interrupt generation | Hardware | | 0x0014 | sys_cntrctrl | Control register for TOY and RTC | Hardware | | 0x0040 | sys_toyread | TOY counter value is read from this register | Hardware | | 0x0044 | sys_rtctrim | Trim value for 32.768-kHz clock source for RTC | Hardware | | 0x0048 | sys_rtcwrite | RTC counter value is written through this register. | Hardware | | 0x004C | sys_rtcmatch0 | RTC match 0 value for interrupt generation | Hardware | | 0x0050 | sys_rtcmatch1 | RTC match 1 value for interrupt generation | Hardware | | 0x0054 | sys_rtcmatch2 | RTC match 2 value for interrupt generation | Hardware | | 0x0058 | sys_rtcread | RTC counter value is read from this register. | Hardware | #### 7.2.1.1 Trim Register The TOY trim write status bit (sys\_cntrctrl[TTS]) must be clear before writing sys\_toytrim. It is set upon writing this register and is cleared by hardware when the write takes effect. The RTC trim write status bit (**sys\_cntrctrl**[RTS]) must be clear before writing **sys\_rtctrim**. It is set upon writing this register and is cleared by hardware when the write takes effect. This register is unpredictable at power-on. During a runtime reset and during Sleep this register retains its value. | Bits | Name | Description | R/W | Default | |-------|------|-----------------------------------------------------|-----|---------| | 31:16 | _ | Reserved. Should be cleared. | R | 0 | | 15:0 | TRIM | Divide value for 32.768kHz input. Divide = TRIM + 1 | R/W | UNPRED | #### 7.2.1.2 Counter Write The TOY value write status bit (sys\_cntrctrl[TS]) must be clear before writing sys\_toywrite. It is set upon writing this register and is cleared by hardware when the write takes effect. The RTC value write status bit (sys\_cntrctrl[RS]) must be clear before writing sys\_rtcwrite. It is set upon writing this register and is cleared by hardware when the write takes effect. This register is unpredictable at power-on. During a runtime reset and during Sleep this register retains its value. | Bits | Name | Description | R/W | Default | |------|-------|--------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:0 | COUNT | Counter Write. The respective counter will be updated with the value written to this register at the next trimmed clock. | W | UNPRED | #### 7.2.1.3 Match Registers The corresponding write status bit (**sys\_cntrctrl**[TM*n*] or **sys\_cntrctrl**[RM*n*]) must be clear before writing the below registers. It is set upon writing the register and is cleared by hardware when the write takes effect. Each match register is capable of causing an interrupt as shown in Section 5.0 "Interrupt Controller" on page 81. The **sys\_toymatch2** can be used to wake up from Sleep; see Section 7.4.4.2 "Wakeup Source Mask Register" on page 192. See also Section 7.2.2. These registers are unpredictable at power-on. During a runtime reset and during Sleep these registers retain their value. | sys_toymatch0 - TOY Match 0 | Offset = 0x0008 | | | | |-----------------------------------------------------------------------------------|-----------------|--|--|--| | sys_toymatch1 - TOY Match 1 | Offset = 0x000C | | | | | sys_toymatch2 - TOY Match 2 | Offset = 0x0010 | | | | | sys_rtcmatch0 - RTC Match 0 | Offset = 0x004C | | | | | sys_rtcmatch1 - RTC Match 1 | Offset = 0x0050 | | | | | sys_rtcmatch2 - RTC Match 2 Offset = 0x0054 | | | | | | Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 | 3 2 1 0 | | | | | MATCH[31:0] | | | | | | Def. X X X X X X X X X X X X X X X X X X X | XXXX | | | | | Bits | Name | Description | R/W | Default | |------|-------|------------------------------------------------------------------------------|-----|---------| | 31:0 | MATCH | A match with the counter and the value in this register causes an interrupt. | R/W | UNPRED | #### 7.2.1.4 TOY and RTC Counter Control The TOY and RTC counter control register (**sys\_cntrctrl**) contains control bits and status bits to configure and control both programmable counters. Write Status Bits: These bits indicate the status of the latest update to the respective register/field. When the corresponding register/field is written, this bit is set indicating that there is a write pending. When this bit is cleared the write has taken place. Software should poll the correct bit and insure that it is 0 before updating the respective register/field. This register resets to default values only on a hardware reset. During a runtime reset and during Sleep this register retains its value. sys\_cntrctrl Offset = 0x0014 | Bit | t 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|----|-----|----|-----|---|----|-----|---|-----|-----|-----|-----|-----|----| | | | | | | | | | | | | | RTS | RM2 | RM1 | RM0 | RS | | BP | | BRT | | BTT | | EO | CCS | | 32S | TTS | TM2 | TM1 | TM0 | TS | | Def. | . 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Χ | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:21 | _ | Reserved. Should be cleared. | R | 0 | | 20 | RTS | sys_rtctrim Write Status. | R | 0 | | 19 | RM2 | sys_rtcmatch2 Write Status. | R | 0 | | 18 | RM1 | sys_rtcmatch1 Write Status. | R | 0 | | 17 | RM0 | sys_rtcmatch0 Write Status. | R | 0 | | 16 | RS | sys_rtcwrite Write Status. | R | R | | | | 0 No write is pending. It is safe to write to the register. | | | | | | 1 A write is pending. Do not write to the register. | | | | 15 | _ | Reserved. Should be cleared. | R | 0 | | 14 | BP | Bypass the 32.768-kHz OSC. | R/W | 0 | | | | 0 Select Oscillator Input (XTI32, XTO32) | | | | | | GPIO[8] drives the counters. This is a test mode where GPIO[8] can drive the counters from an external source or through software using the GPIO controller. | | | | 13 | _ | Reserved. Should be cleared. | R/W | 0 | | 12 | BRT | Bypass RTC Trim. | R/W | 0 | | | | 0 Normal operation | | | | | | 1 The RTC is driven directly by the 32.768 kHz clock, bypassing the trim. | | | | 11 | _ | Reserved. Should be cleared. | R/W | 0 | | 10 | BTT | Bypass TOY Trim. | R/W | 0 | | | | 0 Normal operation | | | | | | The TOY is driven directly by the 32.768 kHz clock, bypassing the trim. | | | | 9 | _ | Reserved. Should be cleared. | R | 0 | | 8 | EO | Enable 32.768-kHz Oscillator. Enables the clock for the RTC/TOY block. | R/W | 0 | | | | 0 Disable the clock. | | | | | | 1 Enable the clock. | | | | | | Regardless of the clock source (crystal or overdriven clock through XTI32/ XTO32, or bypass through GPIO[8]), the EO bit must be set to enable the RTC/TOY counters. After enabling the clock by setting EO, poll the oscillator status bit (32S) until it returns a '1'. Once 32S is set, wait an additional one second to allow for frequency stabilization within the block before accessing other RTC/TOY registers (not including sys_cntrctrl). | | | | | | Note: If the oscillator is being overdriven or bypassed through GPIO[8], be sure to set EO only <i>after</i> a stable clock is being driven into the part. | | | | 7 | ccs | sys_cntrcntrl Write Status. | R | 0 | | 6 | <u> </u> | Reserved. Should be cleared. | R | 0 | | Bits | Name | Description | R/W | Default | |------|------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 5 | 32S | 32.768 kHz Oscillator Status. Detects two consecutive 32 kHz cycles from the clock source for the RTC/TOY block. | R | UNPRED | | | | 0 Clock is not running. | | | | | | 1 Clock is running. | | | | | | Note: Be sure to wait 1 second after 32S is set to allow for frequency stabilization within the block before accessing RTC/TOY registers. | | | | 4 | TTS | sys_toytrim Write Status. | R | 0 | | 3 | TM2 | sys_toymatch2 Write Status. | R | 0 | | 2 | TM1 | sys_toymatch1 Write Status. | R | 0 | | 1 | TM0 | sys_toymatch0 Write Status. | R | 0 | | 0 | TS | sys_toywrite Write Status. | R | 0 | | | | 0 No write is pending. It is safe to write to the register. | | | | | | 1 A write is pending. Do not write to the register. | | | #### 7.2.2 Programming Considerations To change the values of the counter and match registers, software must poll the state of the corresponding status bit in **sys\_cntrctrl**. When the corresponding write status bit (**sys\_cntrctrl**[TTS,TM*n*,TS] or **sys\_cntrctrl**[RTS,RM*n*,RS]) is 0 it is okay to write a new value. Once the new value is written to the register the status bit will change to a 1. When the write status bit is 1 the new value is being updated in supporting hardware. When the write status changes to a 0 then the new value is active in the device. ## 7.3 General Purpose I/O and Pin Functionality This section covers the programming model for the general purpose I/O (GPIO) signals. The Au1000 processor supports 32 GPIOs. This section also documents how to change the functionality of multiplexed pins. These pins can function at the system level as a GPIO signal, or they can be assigned a signal function dedicated to an integrated peripheral device. Each GPIO can be configured as either an input or an output. The GPIO ports also can be connected to the internal interrupt controllers to generate an interrupt from input signals. See Section 5.0 "Interrupt Controller" on page 81 for information on interrupts. #### 7.3.1 Pin Functionality To maximize the functionality of the Au1000 processor, many of the pins have multiple uses. Note that if a pin is programmed for a certain use, any other functionality associated with that pin can not be utilized at the same time. In other words, a pin can not be used as a GPIO at the same time it is assigned to a peripheral device. (For reference, Figure 10-1 "Au1000™ Processor External Signals" on page 217 shows a block diagram of all external signals. Signals that are multiplexed on one pin will show the shared function in parentheses.) #### 7.3.1.1 Pin Function This register resets to its default state at hardware reset, runtime reset and Sleep. | sys_ | sys_pinfunc Offset = 0x002C | | | | | | | | | | | | | 02C | | | | | | | | | | | | | | | | | | | |------|-----------------------------|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|-----|----|----|----|-----|-----|-----|----|-----|-----|-----|-----|----|----|-----|----| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | CS | USB | U3 | U2 | U1 | SRC | EX1 | EX0 | RF | UR3 | I2D | I2S | NI2 | U0 | RD | A97 | S0 | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|------|----------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:17 | _ | Reserved. Should be cleared. | R | 0 | | 16 | CS | Clock Select. Applies only when EX0 = 1. | R/W | 0 | | | | 0 EXTCLK0 will drive pin. | | | | | | 1 32-kHz OSC clock will drive pin. | | | | 15 | USB | USB Functionality. | R/W | 0 | | | | USBDP and USBDM will drive pins (pins are connected to USB device module). | | | | | | 1 USBH0P and USBH0M will drive pins (pins are connected to USB host port 0). | | | | 14 | U3 | UART3/GPIO[23]. | R/W | 0 | | | | 0 U3TXD drives pin. | | | | | | 1 Pin is configured for GPIO[23]. | | | | 13 | U2 | UART2/GPIO[22]. | R/W | 0 | | | | 0 U2TXD drives pin. | | | | | | 1 Pin is configured for GPIO[22]. | | | | 12 | U1 | UART1/GPIO[21]. | R/W | 0 | | | | 0 U1TXD drives pin. | | | | | | 1 Pin is configured for GPIO[21]. | | | | 11 | SRC | GPIO[6]/SMROMCKE. | R/W | 0 | | | | 0 Pin is configured for GPIO[6]. | | | | | | 1 SMROMCKE drives pin. | | | | 10 | EX1 | GPIO[3]/EXTCLK1. | R/W | 0 | | | | 0 Pin is configured for GPIO[3]. | | | | | | 1 EXTCLK1 will drive pin. | | | | 9 | EX0 | GPIO[2] / (EXTCLK0 or 32kHz OSC). | R/W | 0 | | | | 0 Pin is configured for GPIO[2]. | | | | | | 1 Pin is configured for EXTCLK0 or 32 kHz OSC. CS (bit 16) selects whether EXTCLK0 or the 32 kHz OSC drives the pin. | | | | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 8 | IRF | GPIO[15]/IRFIRSEL. | R/W | 0 | | | | 0 Pin is configured for GPIO[15]. | | | | | | 1 IRFIRSEL will drive pin. | | | | 7 | UR3 | GPIO[14:9]/UART3. | R/W | 0 | | | | 0 Pins are configured as GPIO[14:9]. | | | | | | 1 Pins are configured for optional UART3 flow control. U3DTR, U3RTS, U3RI, U3DCD, U3DSR, and U3CTS will drive pins. | | | | | | <b>System Note</b> : For systems that use the UART3 interface but do <i>not</i> use the optional modem control signals (UR3=0), the modem status interrupts must be disabled (uart3_inten[MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | | | 6 | I2D | GPIO[8]/I2SDI. | R/W | 0 | | | | 0 Pin is configured for GPIO[8]. | | | | | | 1 Pin is configured as I2SDI. | | | | | | <b>System Note</b> : For systems that use the I <sup>2</sup> S interface for <i>unidirectional</i> operation (I2SDI not used), the GPIO[8] function is available but with the following restrictions: | | | | | | When I2SDIO is configured as an <i>input</i> , GPIO[8] can be used only as an output. | | | | | | <ol> <li>When I2SDIO is configured as an output, the I<sup>2</sup>S receive function<br/>must be disabled if GPIO[8] is to be used as an input.</li> </ol> | | | | 5 | I2S | I <sup>2</sup> S/GPIO[31:29]. | R/W | 0 | | | | Pins are configured for I <sup>2</sup> S mode. I2SWORD, I2SCLK, I2SDIO will drive pins. | | | | | | 1 Pins are configured as GPIO[31:29]. | | | | 4 | NI2 | MAC1/GPIO[28:24]. | R/W | 0 | | | | 0 Pins are configured as Ethernet port 1. N1TXD[3:0], and N1TXEN will drive port. | | | | | | 1 Pins are configured as GPIO[28:24]. | | | | 3 | U0 | UARTO/GPIO[20]. | R/W | 0 | | | | 0 Pin is configured for U0TXD (necessary for UART0 operation). | | | | | | 1 Pin is configured as GPIO[20]. | | | | 2 | IRD | IrDA/GPIO[19]. | R/W | 0 | | | | 0 Pin is configured for IRTXD (necessary for IrDA operation). | | | | | | 1 Pin is configured as GPIO[19]. | | | | 1 | A97 | AC97/SSI_1. | R/W | 0 | | | | 0 Pins are configured for AC97 mode. ACSYNC, ACBCLK, ACDO,<br>ACRST# will drive pins. | | | | | | Pins are configured for SSI_1 mode. S1DOUT, S1DIN, S1CLK and S1DEN will drive pins. | | | | 0 | S0 | SSI_0/GPI0[16:18]. | R/W | 0 | | | | Pins are configured for SSI_0 mode. S0CLK, S0DOUT and S0DEN will drive pins. | | | | | | 1 Pins are configured as GPIO[16:18]. | | | #### 7.3.2 GPIO Control Registers The GPIOs on the Au1000 processor have been designed to simplify the GPIO control process by removing the need for a semaphore to control access to the registers. This is because there is no need to read, modify, write, as there are separate registers for setting and clearing a bit. In this way a function can freely manipulate its associated GPIOs without interfering with other functions. Figure 7-5 shows the logical implementation of each GPIO. The names represent bit *n* of the corresponding register which affect GPIO[n]. Figure 7-5. GPIO Logic Diagram The following table shows the GPIO control registers and the associated offsets from $sys_base$ . Certain registers share offsets and have different functionality depending on whether the access is a read or a write. The register descriptions detail the functionality of each register. Bit n of a particular register should be associated with GPIO[n] for all registers except $sys_pininputen$ . Offset from 0x0 1190 0000 (Physical) 0x\_B190\_0000 (KSEG1) **Register Name Register Description** Default The TRI-STATE/Output state register shows the 0x00000000 0x0100 sys\_trioutrd current state of the GPIO. (all GPIOs are 0x0100 sys\_trioutclr GPIO[n] is in TRI-STATE. To TRI-STATE TRI-STATE) GPIO[n] is accomplished by setting the corresponding bit in the sys\_trioutclr register. 1 Output is enabled. Enabling GPIO[n] as an output is accomplished by programming GPIO[n] as a 0 or 1 using the sys\_outputclr[n] or sys\_outputset[n] registers. If the pin is not an output it should be in TRI-STATE. Table 7-5. GPIO Control Registers Offset from 0x0\_1190 0000 (Physical) 0x\_B190\_0000 (KSEG1) **Register Name Register Description Default UNPRED** 0x0108 sys\_outputrd Controls the state of the GPIO[n] as an output. 0 To output a low level, set **sys\_outputcir**[n]. 0x0108 sys\_outputset 1 To output a high level, set sys\_outputset[n]. 0x010C sys\_outputclr Programming a bit value in the output register brings the pin out of TRI-STATE mode and enables the output. 0x0110 sys\_pinstaterd Allows the pin state to be read when an input. **UNPRED** This register will also give the output state. 0x0110 Any write to this register allows GPIO[31:0] to be **UNPRED** sys\_pininputen used as inputs. This register must be written before any GPIO can be used as an input, an interrupt source, or for use as a wake up source. Table 7-5. GPIO Control Registers (Continued) #### 7.3.2.1 GPIO Control Registers Each GPIO control register is 32 bits wide with bit n in each register affecting GPIO[n]. These registers will reset to defaults only on a hardware reset. During a runtime reset and during Sleep this register will retain its value. See Table 7-5 for the default values at hardware reset. \*rd \*set \*clr Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 FUNC[31:0] | Е | Bits | Name | Description | R/W | Default | |---|------|---------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------| | 3 | 31:0 | FUNC[n] | The function of each register is given in the previous table. FUNC[n] controls the functionality of GPIO[n]. | *_read - read only *_set - write only *_clear - write only See the following text. | 0 | Certain registers in the list have the same offset but offer different functionality depending on whether a read or a write is being performed. Registers ending in \*rd, \*set and \*clr have the following functionality: - \*rd registers are read only registers will read back the current value of the register. - \*set registers are write only registers and will set to 1 all bits that are written 1. Writing a value of 0 will have no impact on the corresponding bit. - \*clr registers are write only registers and will clear to zero all bits that are written 1. Writing a value of 0 will have no impact on the corresponding bit. #### 7.3.2.2 GPIO Input Enable The **sys\_pininputen** is a 32-bit, write-only register. When this register is written, the input functionality of all GPIOs is enabled. This register enables GPIOs for use as an input but does not explicitly configure all GPIOs as inputs. The value of the GPIO control registers and the pin function register will define the state of each GPIO. GPIOs cannot be used as inputs until this register is written. This write is required only once per hardware reset (i.e. Sleep and a runtime reset will not require another write to this register). | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------------------------------------|-----|---------| | 31:1 | _ | Reserved. Should be cleared. | W | N/A | | 0 | EN | A write to this bit (0 or 1) enables all GPIOs to be used as inputs. | W | N/A | #### 7.3.3 Hardware Considerations The system pin function register (**sys\_pinfunc**) controls the functionality of many GPIO/peripheral pins. If a pin is programmed for a certain functionality, all other functionality associated with that pin is disabled. For example, if **sys\_pinfunc**[U3] is cleared configuring the pin as U3TXD, GPIO[23] can not be used as a GPIO nor can the GPIO be configured as an interrupt. Conversely if **sys\_pinfunc**[U3] is set configuring the pin as GPIO[23], U3TXD (and thus the UART3 interface) is not usable. GPIO[23] can be used as a GPIO and to generate interrupts. ## 7.3.4 Using GPIO for External DMA Requests See Section 4.2 "Using GPIO as External DMA Requests (DMA\_REQn)" on page 78 for information. 30360D Power Management ## 7.4 Power Management The Au1000 processor contains a robust power management scheme allowing multiple levels of power conservation to enable the system designer options depending on whether power conservation or system responsiveness is more critical. In the Au1000 processor, power management can be broken into three different areas: - CPU - · Peripherals - Device The lowest power state consists of putting the entire device into a Sleep state. The CPU also supports two Idle states that differ as to whether bus snooping is supported. In addition each peripheral can have its clocks disabled when not in use thus significantly reducing the power draw by those blocks not in use. The flow chart in Figure 7-6 shows the different stages of power management for the CPU (IDLE0,1) and the device (SLEEP) and how each state is entered and left. Note that any interrupt can be used to bring the CPU out of either Idle state while only a GPIO[7:0] or **sys\_toymatch2** interrupt can be enabled (in **sys\_wakemsk**) to bring the device out of Sleep. Figure 7-6. Sleep and Idle Flow Diagram 30360D **Power Management** #### 7.4.1 **CPU Power Management - Idle** The CPU can be put into 2 different low-power Idle modes (IDLE0 and IDLE1) by using the wait instruction: - In the IDLE0 state the CPU snoops the bus and cache coherency is maintained. - In the IDLE1 state the CPU does not snoop the bus and cache coherency is lost. The wait instruction and at least 4 instructions following it must be in the cache for the wait to occur. See Section 2.6.3 "WAIT Instruction" on page 27 for more information. At all times the MMU, data cache, execution and multiply-and-accumulate blocks are placed in a low power state if they are not being used. #### 7.4.1.1 Returning from Idle The processor wakes from the Idle state (IDLE0 or IDLE1) upon receiving an interrupt. The time required for the processor core to return to normal execution is as follows: - Five to ten CPU clocks are needed to restart clocks to the CPU. - · It takes an additional ten CPU clocks for the core to recognize the interrupt and begin fetching the interrupt service routine. Therefore, a maximum of 20 CPU clocks are required to resume normal instruction pipeline execution. If the interrupt service routine is in the instruction cache, the instruction returns immediately; otherwise, there is an additional delay while fetching the instruction from memory. #### 7.4.2 **Peripheral Power Management** Peripheral power management is handled through clock management and disabling of unused peripherals. Table 7-6 lists the peripherals and their related power management registers. The actual register descriptions should be referred to for programming details. Note that when separate reset/peripheral enable and clock-enable bits are provided, the reset must be applied first, and then the clocks should be disabled. This will simplify programming, as the suggested bring up sequence is typically to first enable clocks and then subsequently to bring the peripheral out of reset. | | Table 7-6. Feripheral Fower Management | | | | | | | | | | | |---------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Peripheral | Power<br>Management<br>Register | Power Management Strategy | | | | | | | | | | | USB Host | usbh_enable | When the USB host is not in use the E bit can be cleared to disable the host. The CE bit should also be cleared to disable clocks to the block. | | | | | | | | | | | USB Device | usbd_enable | When the USB device is not in use the E bit can be cleared to disable the host. The CE bit should also be cleared to disable clocks to the block. | | | | | | | | | | | Ethernet MACn | macen_mac <i>n</i> | When either block is not being used, the respective E[2:0] bits should be cleared to disable the MAC, and the CE bit should be cleared to gate clocks to the MAC. | | | | | | | | | | | UARTn | uartn_enable | When a UART is not being used, the E bit should be cleared to hold the part in reset and the CE bit should be cleared to disable clocks to the block. | | | | | | | | | | | SSIn | ssi <i>n</i> _enable | When an SSI is not being used, clear the E bit to hold the block in reset, and set the CD bit to disable clocks to the block. | | | | | | | | | | | IrDA | ir_enable | The HC bit can be used to run the IrDA at half the system bus. The CE bit should be disabled when not using the IrDA to disable clocks to this peripheral. | | | | | | | | | | | General-Purpose I/O | sys_trioutclr | Although there is not a specific low-power configuration for the GPIOs, | | | | | | | | | | tristating the unused GPIOs minimizes their power usage. Table 7-6 Peripheral Power Management (GPIO) Controller | | Table 7 6. 1 cripheral 1 over management (Gontinaea) | | | | | | | | | | | | |-------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--| | Peripheral | Power<br>Management<br>Register | Power Management Strategy | | | | | | | | | | | | Programmable Counters (TOY and RTC) | sys_cntrctrl | If both the TOY and RTC are not being used, then disable the oscillator. | | | | | | | | | | | | AC97 Controller | ac97_enable | If the AC97 block is not in use, the D bit should be used to disable the module and the CE bit should be disabled to gate clocks from the block. | | | | | | | | | | | | I <sup>2</sup> S | i2s_enable | If the I <sup>2</sup> S block is not in use, the E bit should be used to place the block in reset and the CE bit should be disabled to gate clocks from the block. | | | | | | | | | | | **Table 7-6. Peripheral Power Management (Continued)** #### 7.4.3 Device Power Management - Sleep The Sleep state of the Au1000 processor puts the entire device into a low-power state. Sleep is the lowest power state of the part and requires a complete system initialization on wakeup. There are multiple steps to take when going into Sleep and waking up to insure data integrity. During this state all registers values outside the system control block are lost and cache coherency is not maintained. The programmable counter 0 (intended for TOY) continues clocking and remains functional during Sleep. However, the programmable counter 1, as well as other clocks throughout the Au1000, are disabled during Sleep. When coming out of Sleep there is a programmable delay defined by $sys_powerctrl[VPUT]$ . This is the time that the system designer has to ensure $V_{DDI}$ is stable from the rising edge of PWR\_EN. To enter Sleep the following steps should be taken. This code should be run from Flash, or conversely the system programmer should guarantee that this code will run from cache because after SDRAM is put into auto-refresh mode, memory accesses will no longer work. - 1) Enable Sleep Power by writing to the **sys\_slppwr** register. - 2) Turn off all peripherals. (Explicitly turning off all peripherals in use ensures a graceful transition to Sleep mode.) - 3) Push dirty data out of the cache. (During Sleep cached data is lost.) - 4) If SDRAM contents are to be kept through Sleep, SDRAM should be put into auto-refresh mode. See Section 3.1 "SDRAM Memory Controller" on page 44 for more information. If SDRAM is not needed to be maintained through Sleep, disable the SDRAM. - 5) If using one of GPIO[7:0] as a wakeup source, **sys\_pininputen** must be written to enable the GPIO as an input if this has not already been done at system startup. - 6) The sys\_wakemsk register should be set with the appropriate value according to what signal(s) should wake the processor. - 7) The **sys\_wakesrc** register should be written to explicitly clear any pending wake interrupts. - 8) Enable Sleep by writing to the **sys\_sleep** register. This step puts the system to Sleep. - 9) As the system enters Sleep mode, the PWR\_EN signal is negated. This can be used to disable $V_{DDI}$ if needed. When the processor takes a Sleep interrupt to wake up, the following steps should be taken: - 1) After the Sleep interrupt is taken, the PWR\_EN signal is asserted by hardware. Within the time indicated by **sys\_powerctrl**[VPUT], the system must ensure that V<sub>DDI</sub> is stable. - 2) The processor will then boot from physical address 0x1FC0\_0000 as normal. - 3) If Sleep is to be used by the system and a different flow should be followed when coming out of Sleep the **sys\_wakesrc** should be read to determine if the processor is coming out of Sleep and what caused the wakeup. The system should then write the **sys\_wakesrc** register to clear this information. - 4) The processor will need to perform complete system initialization. All registers except those described as otherwise in the System Control Block will be at their default values. Power Management 30360D AMD #### 7.4.3.1 Sleep Sequence and Timing As the processor enters Sleep mode, the system designer has the option of disabling $V_{DDI}$ to conserve power. The PWR\_EN signal defines the Sleep window. Figure 7-7 shows the Sleep sequence. Figure 7-7. Sleep Sequence The system designer must ensure V<sub>DDI</sub> is stable from the rising edge of PWR\_EN within the time period as programmed in **sys\_powerctrl**[VPUT]. Note that VDDXOK (not shown) remains asserted during the Sleep sequence. #### 7.4.4 Power Management Registers The power management registers and their associated offsets are listed in Table 7-7. These registers are located off of the base shown in Table 7-1. Offset from 0x0\_1190\_0000 (Physical) 0x\_B190\_0000 (KSEG1) **Register Name** Description Reset Type 0x0018 sys\_scratch0 User-defined register that retains its value Hardware through Sleep. 0x001C sys\_scratch1 User-defined register that retains its value Hardware through Sleep. 0x0034 Sets which GPIO or whether TOY match Hardware sys\_wakemsk can cause Sleep wakeup. Hardware & Runtime 0x0038 Sets Big or Little Endian. sys\_endian 0x003C Mixed - see register sys\_powerctrl Sets System Bus divider and power-up description time. 0x005C sys\_wakesrc Gives source of Sleep wakeup. Hardware 0x0078 Initiates power state for Sleep mode. Hardware sys\_slppwr 0x007C Initiates Sleep mode. Hardware sys\_sleep **Table 7-7. Power Management Registers** #### 7.4.4.1 Scratch Registers The scratch registers keep their values through Sleep and runtime resets. These registers allow the system programmer to save user-defined state information or a pointer to a context so that the previous context can be restored when coming out of Sleep, if needed. Note that the scratch registers have unpredictable default values after a hardware reset. sys\_scratch0 Offset = 0x0018 sys\_scratch1 Offset = 0x001C Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 SCRATCH[31:0] $X \quad X \quad X \quad X \quad X$ | Bits | Name | Description | R/W | Default | |------|---------|---------------------------|-----|---------| | 31:0 | SCRATCH | User-defined information. | R/W | UNPRED | $X \quad X \quad X \quad X \quad X$ 30360D Power Management #### 7.4.4.2 Wakeup Source Mask Register For each individual bit that is set, the corresponding signal or event (for the case of the TOY match) can be used to cause a Sleep wakeup. A high level on the enabled GPIO will cause the interrupt to trigger. This register will reset to defaults only on a hardware reset. During a runtime reset and during Sleep this register retains its value. | Bits | Name | Description | R/W | Default | |------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:9 | _ | Reserved. Should be cleared. | R | 0 | | 8 | M2 | Setting this bit enables the programmable TOY Counter Match Register 2 (sys_toymatch2) to cause a wakeup interrupt. See Section 7.2.1.3 "Match Registers" on page 180. | R/W | 0 | | 7:0 | GPIO[7:0] | Setting bit <i>n</i> causes GPIO[ <i>n</i> ] to cause a Sleep wakeup. | R/W | 0 | #### 7.4.4.3 Endianness Register To change the endianness of the Au1000 processor is a three step process as follows: - 1) Program the endianness bit in the system endianness register (sys\_endian[EN]). - 2) Read the **sys\_endian** register. (This is required to ensure the final write to the CP0 register will update the endian value.) - 3) Read the CP0 register **Config0**. (See Section 2.7.15 "Configuration Register 0 (CP0 Register 16, Select 0)" on page 34.) - 4) Write the value read back into the CP0 **Config0** register. The act of writing the CP0 register will put the processor into the endian state as programmed in **sys\_endian**[EN]. This register as well as the processor endianness will reset to big endian after a hardware reset, runtime reset and after Sleep. | Bits | Name | Description | R/W | Default | |------|------|------------------------------|-----|---------| | 31:1 | _ | Reserved. Should be cleared. | R | UNPRED | | 0 | EN | Endianness. | R/W | 0 | | | | 0 Big Endian | | | | | | 1 Little Endian | | | 30360D #### 7.4.4.4 Power Control Register Bits[6:5] of this register are reset to default values for a hardware reset, runtime reset and after Sleep. Bits[4:0] of this register reset to default values only on a hardware reset. During a runtime reset and during Sleep these bits retain their values. | Bits | Name | Description | R/W | Default | |------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------| | 31:7 | _ | Reserved. Should be cleared. | R | 0 | | 6 | SI | Idle State System Bus Clock Divider Enable. | R/W | 0 | | | | The Idle state system bus clock divider is disabled. | | | | | | 1 Enable the system bus clock to be divided by an additional factor of 2 when the processor is in an IDLE state (taken through the WAIT instruction). All peripheral bus clocks (such as the SDRAM and UART controllers) will be internally compensated with no programmer intervention required. | | | | | | NOTE: SD must be programmed to 00 (divide by two) when SI is set. | | | | 5 | SB | System Bus Clock Divider Enable. | R/W | 0 | | | | 0 The system bus clock divider is disabled. | | | | | | 1 Enable the system bus clock to be divided by an additional factor of 2 when there is no bus activity. All clocks derived from the peripheral bus clock (such as the SDRAM and UART controllers) will be internally compensated with no programmer intervention required. | | | | | | Note: SD must be programmed to 00 (divide by two) when SB is set. | | | | 4 | _ | Reserved. Should be cleared. | R | 0 | | 3:2 | VPUT | V <sub>DDI</sub> Power-up Time. | R/W | Hardware | | | | 00 20 ms | | Reset | | | | 01 5 ms | | 00 | | | | 10 100 ms | | | | | | 11 2 µs | | | | 1:0 | SD | System Bus Clock Divider. | R/W | Hardware | | | | 00 2 | | Reset | | | | 01 3 | | 00 | | | | 10 4 | | | | | | 11 Reserved | | | #### 7.4.4.5 Wakeup Cause Register Before setting the Sleep bit this register should be cleared. This register will retain pending interrupts according to the setting in the **sys\_wakemsk** register even if those events did not occur during Sleep. In other words if a GPIO's functionality is multiplexed between multiple functions, a high level could cause the associated **sys\_wakesrc** bit to be set even if the action did not occur during Sleep. The bits in this register must be explicitly cleared as they will hold their values through Sleep and a runtime reset. All bits in this register are set by hardware and cleared by any write to this register. | Bits | Name | Description | R/W | Default | |-------|------|------------------------------|-----|---------| | 31:25 | _ | Reserved. Should be cleared. | R/W | 0 | | Bits | Name | Description | R/W | Default | |------|------|-------------------------------------------------------------------------------------------------------------------------|-----|---------| | 24 | M2 | Programmable TOY Match 2 caused wakeup from Sleep. | R/W | 0 | | | | Set by hardware on Sleep wakeup due to TOY match. | | | | | | Cleared by hardware on VDDXOK assertion. | | | | | | This bit must be explicitly cleared by software (any write) because it holds its value through Sleep and runtime reset. | | | | 23 | GP7 | GPIO[n] caused wakeup from Sleep. | R/W | 0 | | 22 | GP6 | Set by hardware on Sleep wakeup due to GPIO[n]. | R/W | 0 | | 21 | GP5 | This bit must be explicitly cleared by software (any write) because it holds | R/W | 0 | | 20 | GP4 | its value through Sleep and runtime reset. | R/W | 0 | | 19 | GP3 | | R/W | 0 | | 18 | GP2 | | R/W | 0 | | 17 | GP1 | | R/W | 0 | | 16 | GP0 | | R/W | 0 | | 15:2 | _ | Reserved, should be cleared. | R/W | 0 | | 1 | SW | Sleep Wakeup. This bit is set by hardware on a Sleep wakeup and cleared by software by a write to this register. | R/W | 0 | | | | A runtime reset can be detected if both SW and IP are 0 at boot. | | | | | | This bit must be explicitly cleared by software (any write) because it holds its value through Sleep and runtime reset. | | | | 0 | IP | Initial Power-up. This bit is set by hardware on a hardware reset and cleared by software by a write to this register. | R/W | 1 | | | | A runtime reset can be detected if both SW and IP are 0 at boot. | | | | | | This bit must be explicitly cleared by software (any write) because it holds its value through Sleep and runtime reset. | | | #### 7.4.4.6 Sleep Power Register | E | Bits | Name | Description | R/W | Default | |---|------|------|---------------------------------------------------------------------------------|-----|---------| | 3 | 31:0 | SP | A write to this register prepares the internal power supply for going to Sleep. | W | UNPRED | #### 7.4.4.7 Sleep Register | Bits | Name | Description | R/W | Default | |------|------|------------------------------------------------|-----|---------| | 31:0 | SL | A write to this register puts system to Sleep. | W | UNPRED | Power-up, Reset and Boot 30360D AMD # Power-up, Reset and Boot This section presents the power-up, hardware reset and runtime reset sequence for the Au1000 processor. In addition the boot vector is described. #### 8.1 Power-up Sequence The Au1000 processor power structure is designed such that the external I/O voltage (V<sub>DDX</sub>) is driven separately from the core voltage (V<sub>DDI</sub>). In this way the core voltage can be sourced at lower voltages saving power. In addition the Au1000 processor is designed to allow the system designer to remove the core voltage during Sleep to maximize power efficiency. Two signals VDDXOK and PWR\_EN are used to facilitate this power strategy. VDDXOK is used as a signal to the processor that power on $V_{DDX}$ is stable. Stable is defined as having reached 90% of its nominal value. PWR\_EN is an output from the Au1000 that is asserted after VDDXOK is asserted and can be used as an enable to the regulator that is providing the core voltage, $V_{DDI}$ . The following describes the power-up sequence for the Au1000 processor: - 1) Apply V<sub>DDX</sub> (3.3V I/O power). - 2) When V<sub>DDX</sub> has reached 90% of nominal, assert VDDXOK. - The Au1000 processor then asserts PWR\_EN which can be used to enable the regulator driving VDDI (CPU power). Figure 8-1 shows the power-up sequence, including arrows representing causal dependencies. For the timing specifications of this sequence, refer to Section 11.5.1 "Power-up Sequence Timing" on page 249. Figure 8-1. Power-up Sequence #### 8.2 Reset A hardware reset is defined as a reset in which both VDDXOK and RESETIN# are toggled. Typically this happens only at power-on, but a system designer can choose to tie VDDXOK and RESETIN# together in which case all resets will be hardware resets. For a runtime reset, power remains applied and only the RESETIN# signal is toggled. Note that certain registers, specifically some of those in the system control block, are not affected by this type of reset. See the register description for the register in question for more information. If a register is not reset to defaults by both hardware reset and runtime reset, it is noted in the register description. Power-up, Reset and Boot 30360D AMD #### 8.2.1 Hardware Reset For a hardware reset, VDDXOK makes a transition from low to high followed by RESETIN# negating (transitioning from low to high). The following sequence describes a hardware reset: - ROMSEL and ROMSIZE should be terminated in the design so the appropriate boot type occurs. These values should not change during runtime. - 2) At the same time or after VDDXOK is asserted, RESETIN# can be negated. In other words, RESETIN# can not be negated before VDDXOK is asserted. This allows VDDXOK and RESETIN# to be tied together. - 3) RESETOUT# is negated after RESETIN# is negated. Figure 8-2 shows the hardware reset sequence, including arrows representing causal dependencies. For the timing specifications of this sequence, refer to Section 11.5.2 "Hardware Reset Timing" on page 250. Figure 8-2. Hardware Reset Sequence #### 8.2.2 Runtime Reset During runtime (after power is stable) the reset sequence can be broken down as follows: - 1) During a runtime reset it is assumed that V<sub>DDX</sub> and V<sub>DDI</sub> remain at their nominal voltage. In addition, VDDXOK must remain asserted; otherwise, a hardware reset will occur. PWR\_EN remains asserted by the Au1000 processor. - 2) RESETIN# is held asserted long enough to be recognized as a valid reset. - 3) The processor acknowledges the reset by asserting RESETOUT#. - 4) After RESETIN# is released, the processor signals the end of the reset by negating RESETOUT#. Note that certain registers (specifically those in the system control block) are not affected by a runtime reset. Note also that ROMSEL and ROMSIZE should already be terminated in the design so the appropriate boot type occurs—these values should not change during runtime. Figure 8-3 shows the runtime reset sequence, including arrows representing causal dependencies. For the timing specifications of this sequence, refer to Section 11.5.3 "Runtime Reset Timing" on page 251. Figure 8-3. Runtime Reset Sequence #### 8.3 Boot For both hardware and runtime resets, the CPU boots from KSEG1 address 0x\_BFC0\_0000 which is translated to physical address 0x0\_1FC0\_0000; therefore, the system designer should place the start of the boot code at 0x0\_1FC0\_0000. The ROMSEL and ROMSIZE signals determine the boot device type and width according to Table 8-1. The system designer should configure ROMSEL and ROMSIZE appropriately. Note that ROMSEL and ROMSIZE should not change during runtime. | ROMSEL | ROMSIZE | Boot Device Type and Width | |--------|---------|------------------------------------------------------| | 0 | 0 | Boot from 32-bit ROM interface | | 0 | 1 | Boot from 16-bit ROM interface | | 1 | 0 | Boot from 32-bit SMROM interface and Sync Flash boot | | 1 | 1 | Reserved | Table 8-1. ROMSEL and ROMSIZE Boot Device RCS0# is configured to be enabled for 0x0\_1FC0\_0000 at default when booting from a ROM device (ROMSEL = 0, ROM-SIZE = x). See Section 3.2 "Static Bus Controller" on page 53, for more information about the default timing and size of the address enabled at reset. SDCS0# is configured to be enabled for 0x0\_1FC0\_0000 at default when booting from a SMROM device (ROMSEL = 1, ROMSIZE = 0). See Section 3.1 "SDRAM Memory Controller" on page 44, for more information about the default timing and size of the address enabled at reset. #### 8.3.1 Endianness and 16-Bit Static Bus Boot When booting from a 16-bit chip select on the static bus, the system designer must be sure the data format (endianness) is consistent across the Au1 core, the static bus controller, and the software image itself. This section describes how to make endianness consistent for both little- and big-endian systems. For more on how the endian mode affects the behavior of 16-bit static bus chip selects, see "Halfword Ordering and 16-bit Chip Selects" on page 71. **Note:** When programming ROM or Flash devices with a part programmer, take care to ensure that the programmer is not swapping bytes or halfwords erroneously. The configuration of the part programmer is often a source of error when initially bringing-up a new design. #### 8.3.1.1 16-Bit Boot for Little-Endian System Booting from 16-bit ROM or Flash in a system that is intended to run the Au1 core in little-endian mode is very straightforward. Generally speaking, the boot code and/or the application is compiled for little-endian. Because the the Au1 core defaults to big-endian mode, the boot code must change the Au1 core endianness to little-endian *before* any data accesses (to the 16-bit chip-select). The resulting boot code and/or application image is placed in the ROM/Flash memory in the little-endian format. Even though the Au1 core starts in big-endian mode, the static bus controller properly retrieves instructions needed to boot the system since the application image is in little-endian format and the static bus controller defaults to little-endian ordering out of reset. Power-up, Reset and Boot 30360D AMD #### 8.3.1.2 16-Bit Boot for Big-Endian System Booting from 16-bit ROM or Flash in a system that is intended to run the Au1 core in big-endian mode is very straightforard, but does need one extra, important step. Generally speaking, the boot code and/or the application is compiled for big-endian. The boot code must set the **mem\_stcfg**[BE] bit before it can properly fetch/reference the big-endian image. The resulting boot code and/or application image is placed in the ROM/Flash memory in the big-endian format. In this situation, there is the dilema that, out of reset, the Static Bus controller defaults to little-endian ordering, but the application image itself is in big-endian format. The solution is to place the following code at the reset exception vector (KSEG1 address 0x\_BFC0\_0000, physical address 0x0\_1FC0\_0000): The code does a read-modify-write of register **mem\_stcfg0** to set the BE bit. The values in the .long statements above are the halfword-swapped opcodes of the instructions in the comments to the right. With this technique, these first few instructions are actually in the little-endian format to match the static bus controller out of reset, and set **mem\_stcfg**[BE] which in turns allows the remainder of the big-endian memory contents to be accessed properly. The NOPs are necessary to ensure that the Au1 core pipeline does not contain incorrectly [halfword swapped] prefetched instructions. Note too that the NOP opcode 0x000000000 is the same instruction regardless of endian ordering. **Note:** The boot code should set **mem\_stcfg0**[BE] as early as possible, preferrably as the first activity. It is especially important to ensure that no cachable accesses take place to the 16-bit device, else the cache will contain the halfword swapped contents of the 16-bit memory. #### 8.3.2 System Boot For system debug, the processor can be configured to boot from the EJTAG probe through the EJTAG port; see Section 9.0 "EJTAG" on page 200 for more information. The Au1000 processor implements EJTAG following the MIPS' EJTAG 2.5 Specification. This section presents the EJTAG implementation on the Au1000 processor while concentrating on those features from the EJTAG 2.5 specification which are implementation specific. In addition, those features which have not been implemented or any differences in the Au1000 processor implementation of EJTAG from the rev 2.5 specification are also noted. It is assumed that the EJTAG 2.5 specification will be referenced for implementation details not covered here. If a particular bit is not implemented it can be assumed that the functionality associated with the bit is not implemented or not applicable unless otherwise noted. The following features comprise the EJTAG implementation on the Au1000 processor: - · Extended instructions SDBBP and DERET - · Debug exceptions - Extended CP0 registers DEBUG, DEPC and DESAVE - EJTAG memory range 0xFF200000 0xFF3FFFFF - Instruction/data breakpoints through the watch exception (specific to Au1000) - Processor bus breakpoints (from EJTAG 2.0) - Memory overlay (from EJTAG 2.0) - EJTAG tap per IEEE1149.1 Note: The optional data and instruction breakpoint features from the EJTAG 2.5 specification are not implemented. #### 9.1 EJTAG Instructions Both SDBBP and DERET are supported by the Au1000 processor: - SDBBP causes a Debug Breakpoint exception. - DERET is used to return from a Debug Exception. #### 9.2 Debug Exceptions The following exceptions will cause entry into debug mode. - DSS debug single step - DINT debug interrupt, processor bus break - · DBp execution of SDBBP instruction - DWATCH debug watch exception. Au1000 processor-specific implementation allowing CPU watch exception to cause debug exception. See description of the "EJWatch Register (TAP Instruction EJWATCH)" on page 214 register. Note that other normal exceptions, when taken in debug mode, are handled by the debug exception handler. ## 9.3 Coprocessor 0 Registers The Coprocessor 0 Registers for EJTAG are shown in Table 9-1. Table 9-1. Coprocessor 0 registers for EJTAG | Register<br>Number | Select | Name | Description | |--------------------|--------|--------|--------------------------------------------------------------------| | 23 | 0 | debug | Debug indications and controls for the processor | | 24 | 0 | depc | Program Counter at last debug exception or exception in debug mode | | 31 | 0 | desave | Debug exception save register | #### 9.3.1 Debug Register (CP0 Register 23, Select 0) The Debug register contains the cause of the most recent debug exception and exception in Debug Mode. It also controls single stepping. Only the DM bit and the EJTAGver field are valid when read from the Debug register in Non-Debug Mode; the value of all other bits and fields is UNPREDICTABLE. The following bits and fields are updated only on debug exceptions and/or exceptions in Debug Mode: - · DSS, DBp, DINT are updated on both debug exceptions and on exceptions in Debug Modes. - DExcCode is updated on normal exceptions in Debug Mode, and is undefined after a debug exception. - DBD is updated on both debug and on normal exceptions in Debug Modes. | debug CP0 Register 23, S | | | | | | | | | | | | | | Sele | ct 0 | | | | | | | | | | | | | | | | |--------------------------|------|----|----|----|----|----|----|----|----|----|----|----|----|------|------|----|-----|-----|----|----|----|----|---|---|----|---|---|---|----|----| | Bit 31 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DD DN | / ND | LS | | | CD | | | | | | | | | VER | | | DE: | XCC | SE | | NS | SS | | | DI | | | | DB | DS | | Def. x 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Х | Х | Х | Х | Х | 0 | 0 | 0 | 0 | Х | 0 | 0 | 0 | Х | х | | Bits | Name | Description | R/W | Default | |------|------|-----------------------------------------------------------------------------------------------------------------------|-----|---------| | 31 | DD | DBD. Indicates whether the last debug exception or exception in Debug Mode occurred in a branch or jump delay slot. | R | UNPRED | | | | 0 Not in delay slot. | | | | | | 1 In delay slot. | | | | 30 | DM | Indicates that the processor is operating in Debug Mode. | R | 0 | | | | 0 Processor is operating in Non-Debug Mode. | | | | | | 1 Processor is operating in Debug Mode. | | | | 29 | ND | NoDCR. | R | 0 | | | | 0 DSEG is present. | | | | | | 1 DSEG is not present. | | | | 28 | LS | LSNM. Controls access of loads/stores between dseg and remaining memory when dseg is present and while in debug mode. | R/W | 0 | | | | 0 Loads/stores in dseg address range go to dseg. | | | | | | Loads/stores in dseg address range go to system memory. | | | | 27 | _ | Reserved. Should be cleared. This bit is called Doze in the EJTAG 2.5 specification and is not implemented. | R | 0 | | 26 | _ | Reserved. Should be cleared. This bit is called Halt in the EJTAG 2.5 specification and is not implemented. | R | 0 | | 25 | CD | CountDM. This bit is 0, indicating that the counter will be stopped in debug mode. | R | 0 | | 24 | _ | Reserved. Should be cleared. This bit is called IBusEP in the EJTAG 2.5 specification and is not implemented. | R | 0 | | 23 | _ | Reserved. Should be cleared. This bit is called MCheckP in the EJTAG 2.5 specification and is not implemented. | R | 0 | | Bits | Name | Description | R/W | Default | |-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------| | 22 | _ | Reserved. Should be cleared. This bit is called CacheEP in the EJTAG 2.5 specification and is not implemented. | R | 0 | | 21 | _ | Reserved. Should be cleared. This bit is called DBusEP in the EJTAG 2.5 specification and is not implemented. | R | 0 | | 20 | | Reserved. Should be cleared. This bit is called IEXI in the EJTAG 2.5 specification and is not implemented. | R | 0 | | 19 | _ | Reserved. Should be cleared. This bit is called DDBSImpr in the EJTAG 2.5 specification and is not implemented. | R | 0 | | 18 | _ | Reserved. Should be cleared. This bit is called DDBLImpr in the EJTAG 2.5 specification and is not implemented. | R | 0 | | 17:15 | VER | EJTAGver. | R | 1 | | | | 1 EJTAG Version 2.5 | | | | 14:10 | DEXCODE | DExcCode. Indicates the cause of the latest exception in Debug Mode. | R | UNPRED | | | | The field is encoded as the ExcCode field in the Cause register for those exceptions that can occur in Debug Mode (the encoding is shown in the MIPS32 specification), with addition of code 30 with the mnemonic CacheErr for cache errors. | | | | | | This value is undefined after a debug exception. | | | | 9 | NS | NoSSt. | R | 0 | | | | 0 Single step is implemented. | | | | | | 1 Single step is not implemented. | | | | 8 | SS | SSt. Controls whether single-step feature is enabled: | R/W | 0 | | | | 0 No enable of single-step feature | | | | | | 1 Single-step feature enabled | | | | 7:6 | _ | Reserved. Should be cleared. | R | 0 | | 5 | DI | DINT. Indicates that a Debug Interrupt exception occurred. This could be either a Processor Bus Break (indicated by BS0 in the Processor Bus Break Status Register) or EJTAG break. The BS0 bit should be checked to see what caused the exception. | R | UNPRED | | | | Cleared on exception in Debug Mode. | | | | | | 0 No Debug Interrupt exception | | | | | | 1 Debug Interrupt exception | | | | 4 | _ | Reserved. Should be cleared. This bit is called DIB in the EJTAG 2.5 specification and is not implemented. | R | 0 | | 3 | _ | Reserved. Should be cleared. This bit is called DDBS in the EJTAG 2.5 specification and is not implemented. | R | 0 | | 2 | _ | Reserved. Should be cleared. This bit is called DDBL in the EJTAG 2.5 specification and is not implemented. | R | 0 | | 1 | DB | DBp. Indicates that a Debug Breakpoint exception occurred. Cleared on exception in Debug Mode. | R | UNPRED | | | | 0 No Debug Breakpoint exception. | | | | | 50 | 1 Debug Breakpoint exception. | | 11010000 | | 0 | DS | DSS. Indicates that a Debug Single Step exception occurred. Cleared on exception in Debug Mode. | R | UNPRED | | | | 0 No debug single-step exception. | | | | | | 1 Debug single-step exception. | | | #### 9.3.2 Debug Exception Program Counter Register The Debug Exception Program Counter (DEPC) register is a read/write register that contains the address at which processing resumes after the exception has been serviced. Hardware updates this register on debug exceptions and exceptions in Debug Mode. For precise debug exceptions and precise exceptions in Debug Mode, the DEPC register contains either: - the virtual address of the instruction that was the direct cause of the exception; or - the virtual address of the immediately preceding branch or jump instruction, when the exception-causing instruction is in a branch delay slot, and the Debug Branch Delay (BDB) bit in the Debug register is set. For imprecise debug exceptions and imprecise exceptions in Debug Mode, the DEPC register contains the address at which execution is resumed when returning to Non-Debug Mode. #### depc - Debug Exception Program Counter CP0 Register 24, Select 0 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | | DEPC[31:0] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |------|------|----------------------------------|-----|---------| | 31:0 | DEPC | Debug Exception Program Counter. | R/W | UNPRED | #### 9.3.3 Debug Exception Save Register - DESAVE The Debug Exception Save (DESAVE) register is a read/write register that functions as a simple scratchpad register. The debug exception handler uses this to save one of the GPRs, which is then used to save the rest of the context to a predetermined memory area, for example, in the dmseg. This register allows the safe debugging of exception handlers and other types of code where the existence of a valid stack for context saving cannot be assumed. #### desave - Debug Exception Save Register CP0 Register 31, Select 0 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|------|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | | | | | | DE | SAV | Έ[3′ | [0:1 | | | | | | | | | | | | | | | | Def. | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | X | | Bits | Name | Description | R/W | Default | |------|--------|--------------------------------|-----|---------| | 31:0 | DESAVE | Debug Exception Save contents. | R/W | UNPRED | ## 9.4 EJTAG Memory Range In debug mode accesses to virtual 0x\_FF20\_0000 to 0x\_FF3F\_FFFF bypass translation. The debug memory is split into two logical divisions: - dmseg: 0x\_FF20\_0000 to 0x\_FF2F\_FFFF - drseg: 0x\_FF3\_0000 to 0x\_FF3F\_FFFF Note that the physical address addr(35:32) of this range is zero. Dmseg is the memory range that will be serviced by the probe TAP in debug mode for all instruction accesses to this virtual address range and for data accesses if the LSNM in the Debug Register is 0. Drseg is the memory range containing the EJTAG memory mapped registers and is accessible when LSNM in the Debug Register is 0. 30360D EJTAG #### 9.4.1 EJTAG Memory Mapped Registers Table 9-2 shows the EJTAG memory mapped registers located in drseg. Table 9-2. EJTAG Memory Mapped Registers at 0x\_FF30\_0000 | Offset | Register | Description | |--------|----------|--------------------------------| | 0x0000 | dcr | Debug Control Register | | 0x000C | pbs | Processor Break Status | | 0x0300 | pab | Processor Address Bus Break | | 0x0304 | pdb | Processor Data Break | | 0x0308 | pdm | Processor Data Mask | | 0x030C | pbcam | Processor Control/Address Mask | | 0x0310 | phab | Processor High Address Break | | 0x0314 | pham | Processor High Address Mask | The EJTAG implementation in the Au1000 processor does not employ data breakpoints and instruction breakpoints as described in the EJTAG 2.5 specification. Instead it offers Processor breakpoints as described in the EJTAG 2.0.0 specification. The Processor Bus Match registers monitor the bus interface of the MIPS CPU and provide debug exception or trace trigger for a given physical address and data. In addition, the implementation allows the CPU watchpoints to cause a debug exception. This functionality is enabled through the EJTAG TAP port. Please see "EJWatch Register (TAP Instruction EJWATCH)" on page 214 for details. #### 9.4.1.1 Debug Control Register The Debug Control Register (DCR) controls and provides information about debug issues. The width of the register is 32 bits. The DCR is located in the drseg at offset 0x0000. | uci - | DCL | Jug | Cor | itro | Re | giste | er | | | | | | | | | | | | | | | | | | | | | | Offs | et = | 0x0 | 000 | |-------|-----|-----|-----|------|----|-------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|----|------|------|-----|-----| | Bit 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | [ | | | ΕN | | | | | | | | | | | | DB | ΙB | | | | | | | | | | | | ΙE | NE | NP | SR | PE | | Bits | Name | Description | R/W | Default | |-------|------|----------------------------------------------------------------------------|-----|---------| | 31:30 | _ | Reserved. Should be cleared. | R | 0 | | 29 | EN | ENM. | R | 1 | | | | 1 Processor is big Endian in both debug and kernel mode. | | | | 28:18 | _ | Reserved. Should be cleared. | R | 0 | | 17 | DB | DataBrk. | R | 0 | | | | 0 No data hardware breakpoints implemented. | | | | 16 | IB | InstBrk. | R | 0 | | | | 0 No instruction hardware breakpoints implemented. | | | | 15:5 | _ | Reserved. Should be cleared. | R | 0 | | 4 | IE | IntE. | R | 1 | | | | Interrupt enabled in debug mode depending on other enabling mechanisms. | | | | 3 | NE | NMIE. | R | 1 | | | | 1 Non-Maskable Interrupt is enable for non-debug mode. | | | | | | The NMI is not implemented in the Au1000 so this bit has no applicability. | | | | Bits | Name | Description | R/W | Default | |------|------|-------------------------------------------------------------------------------|-----|---------------------| | 2 | NP | NMIPend. | R | 0 | | | | 0 No NMI pending | | | | | | The NMI is not implemented in the Au1000 so this bit has no applicability. | | | | 1 | SR | SRstE. | R | 1 | | | | 1 Soft reset is fully enabled. | | | | | | Soft Reset is not implemented in the Au1000 so this bit has no applicability. | | | | 0 | PE | ProbEn. Indicates value of the ProbEn value in the ECR register. | R | Same value | | | | 0 No access should occur to dmseg | | as ProbEN<br>in ECR | | | | 1 Probe services accesses to dmseg | | III ECR | #### 9.4.1.2 Processor Bus Break Status Register #### pbs - Processor Bus Break Status Offset = 0x000C | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----| | | | OLP | | | | BO | CN | | | | | | | | | | | | | | | | | | | | | | | | | BS | | Def. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31 | _ | Reserved. Should be cleared. | R | 0 | | 30 | OLP | Memory overlay functionality is implemented for processor breaks. | R | 1 | | 29:28 | _ | Reserved. Should be cleared. | R | 0 | | 27:24 | BCN | Number of Processor Breaks. | R | 1 | | | | 1 One Channel has been implemented for the Processor Bus Break. | | | | 23:15 | _ | Reserved. Should be cleared. | R | 0 | | 14:1 | | Reserved. Should be cleared. These bits are the Bsn bits in the EJTAG 2.0.0 specification and are not needed since only one break is implemented. | R | 0 | | 0 | BS | Break Status. This bit, when set, indicates that a processor bus break or processor bus trigger has occurred. BS can be cleared by activating PrRst (EJTAG CONTROL Register), hard reset and also by writing a '0' to it. | R/W | 0 | | | | The Debug handler must clear this bit before returning from debug mode. | | | #### 9.4.1.3 Processor Address Bus Break This register contains the bits of the physical Processor Address Bus Break. #### pab - Processor Address Bus Break Offset = 0x0300 | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:0 | PAB | Processor Address Bus Break 0. This index contains the lower 32 bits of the physical address. In combination with the high order address bits, these bits make up the break address. | R | UNPRED | 30360D EJTAG #### 9.4.1.4 Processor Data Bus Break This register specifies the data value for the Processor Data Bus match. | pdb | - Pr | oce | sso | r Da | ta B | us E | 3rea | k | | | | | | | | | | | | | | | | | | | | | Offs | set = | 0x0 | 304 | |-----|------|-----|-----|------|------|------|------|----|----|----|----|----|----|----|----|-----|-------|----|----|----|----|----|---|---|---|---|---|---|------|-------|-----|-----| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | PDB | [31:0 | 0] | | | | | | | | | | | | | | | | Def | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | | | Bits | Name | Description | R/W | Default | |------|------|------------------------------------------------------------------------------------|-----|---------| | 31:0 | PDB | Processor Data Bus Break 0. This index contains the 32 bits of the data bus match. | R | UNPRED | #### 9.4.1.5 Processor Data Mask/Upper Overlay Address Mask This register is dual purpose depending on the value of the Overlay Enable bit in the Bus Break Control and Address Mask. This register specifies the mask value for the Processor Data Mask register. Each bit corresponds to a bit in the data register. | pdm_uc | oam | - Pr | oces | ssor | Dat | ta M | ask | | | | | | | | | | | | | | | | | | | | | Offs | set = | 0x0 | 308 | |--------|-----|------|------|------|-----|------|-----|----|----|----|----|----|----|----|-----|-------|----|----|----|----|----|---|---|---|---|---|---|------|-------|-----|-----| | Bit 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | F | PDM | [31:0 | 0] | | | | | | | | | | | | | | | | Def. x | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | Bits | Name | Description | R/W | Default | |-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:0 | PDM | Processor Data Mask 0. When OE in the pbcam register is not enabled. | R | UNPRED | | | | 0 Data bit is not masked, data bit is compared. | | | | | | 1 Data bit is masked, data bit is not compared. | | | | | | Note: Applies only when OE not enabled. | | | | 31:24 | UOAM | Upper Overlay Address Mask. These bits represent bits 31:24 of the address mask and are combined with the LAM and HAM fields to create a complete 36 bit address mask. | R/W | UNPRED | | | | 0 Address bit is not masked, address bit is compared. | | | | | | 1 Address bit is masked, address bit is not compared. | | | | | | Bits 23:0 are not used when OE is set and should be written 0. | | | | | | Note: Applies only when OE is enabled. | | | #### 9.4.1.6 Processor Bus Break Control and Address Mask This register selects the Processor Bus match function to enable debug break or trace trigger. It also includes control bits to enable comparison as well as mask bits to exclude address bits from comparison. Note that all processor break exceptions are imprecise. | pbcam - | - Bu | s Br | eak | Cor | ntrol | and | l Ad | dres | s M | ask | | | | | | | | | | | | | | | | | | Offs | et = | 0x0 | 30C | |---------|------|------|-----|-----|-------|-----|------|------|-----|-----|-----|------|----|----|----|----|----|----|----|----|----|---|---|----|----|----|---|------|------|-----|-----| | Bit 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | L | _AM | 31:8 | 3] | | | | | | | | | | | DC | DU | DI | U | OE | | | BE | | Def. x | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 0 | 0 | 0 | | Bits | Name | Description | R/W | Default | |------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:8 | LAM | Address Mask. These bits specify the mask value for the 24 lower bits of the Processor Address register (PBA0[230]). Each bit corresponds to the same bit in PBA0. | R/W | UNPRED | | | | Address bit is not masked, address bit is compared. | | | | | | Address bit is masked, address bit is not compared. | | | | Bits | Name | Description | R/W | Default | |------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 7 | DC | Data Store to Cached Area. This bit enables the comparison on Processor Address and Data Bus for Data Store to the Cached area. | R/W | UNPRED | | | | O Processor Address and Data is not compared for storing data to the<br>Cached area. | | | | | | <ol> <li>Processor Address and Data is compared for storing data to the<br/>Cached area.</li> </ol> | | | | 6 | DU | Data Store To Uncached Area. This bit enables the comparison on Processor Address and Data Bus for Data Store to the uncached area. | R/W | UNPRED | | | | O Processor Address and Data is not compared for storing data into the un-cached area. | | | | | | 1 Processor Address and Data is compared for storing data into the uncached area. | | | | 5:4 | DIU | Data or Instruction fetch or load from Uncached Area. These bits enable the comparison on Processor Address and Data Bus for Data or Instruction load and fetch from the un-cached area. | R | UNPRED | | | | 00 Processor Address and Data is not compared for loading data or fetching instruction from the un-cached area. | | | | | | 11 Processor Address and Data is compared for loading data or fetching instruction from the un-cached area. | | | | | | Bits 5 and 4 were named ILUC and DFUC in the EJTAG 2.0.0 specification and were implemented separately for instruction and data fetches. | | | | 3 | OE | Overlay Enable. When this bit is 1 and the processor physical address, masked by the HAM, UOAM and the LAM fields (all 36 bits of the address mask), matches the PHAB and PAB registers, then the memory request is redirected to the EJTAG Probe. | R/W | 0 | | | | The processor bus break can not be used for normal break, function if the OLE bit is set, so BE must be set to 0. The behavior is otherwise undefined. | | | | | | Overlay is only valid for memory regions. It is not valid for I/O or debug space and the behavior is unpredictable if addresses within this space are used. | | | | 2 | _ | Reserved. Should be cleared. This bit is called TE in the EJTAG 2.0.0 specification and is not implemented. | R | 0 | | 1 | | Reserved. Should be cleared. This bit is called CBE in the EJTAG 2.0.0 specification and is not implemented. | R | 0 | | 0 | BE | Break Enable. This bit enables the Processor Bus break function. | R/W | 0 | | | | 0 Processor Bus break function is disabled. | | | | | | 1 Processor Bus break function is enabled. | | | | | | If Break Enable is set and the processor physical address, masked by the HAM and the LAM fields (UOAM is only for overlay so bits 31:24 are not masked here), matches the PHAB and PAB registers, and the processor data bus matches the PDB register (masked by PDM), then a debug exception to the processor is generated. | | | | | | The BS bit in the Processor Bus Break Status register is set and the DINT bit in the Debug Register is set. If the debug exception handler is already running (DM='1'), then the debug exception will not be taken until DM = 0. | | | | | | This functionality is mutually exclusive to OLE so only one of OLE or BE should be set at any time. | | | 30360D **EJTAG** #### 9.4.1.7 Processor High Address Bus Break This register specifies the high order address for the processor address bus break. #### pha - Processor High Address Bus Break Offset = 0x0310 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|------|---| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | HA[ | 3:0] | | | Def. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | X | X | X | X | | Bits | Name | Description | R/W | Default | |------|------|---------------------------------------------------------|-----|---------| | 31:4 | _ | Reserved. Should be cleared. | R | 0 | | 3:0 | HA | These bits map to the high physical address bits 35:31. | R/W | UNPRED | ## 9.4.1.8 Processor High Address Mask This register specifies the high order address mask for the processor address bus break. Offset = 0x0314 | Bits | Name | Description | R/W | Default | |------|------|----------------------------------------------|-----|---------| | 31:4 | _ | Reserved. Should be cleared. | R | 0 | | 3:0 | HAM | High Address Mask for address bits 35:31. | R/W | UNPRED | | | | Data bit is not masked, data bit is compared | | | | | | Data bit is masked, data bit is not compared | | | #### 9.4.2 EJTAG Test Access Port (TAP) The EJTAG TAP contains the 5 TAP pins and a 16 state controller with a 5 bit instruction register. Table 9-3 shows the 5-bit instructions supported by the Au1000. Table 9-3. EJTAG Instruction Register Values | Hex Value | Instruction | Function | |-----------|-------------|-----------------------------------------------------------------------------------------------------| | 0x00 | EXTEST | Boundary Scan. | | 0x01 | IDCODE | Selects ID register. | | 0x02 | SAMPLE | Boundary Scan Sample/Preload (IEEE JTAG Instruction). | | 0x03 | IMPCODE | Selects Implementation register. | | 0x04 | _ | Reserved. | | 0x05 | _ | This reserved register is for test mode HIZ - TRI-STATE all output pins and Select Bypass register. | | 0x06 | _ | This reserved register is for test mode CLAMP - IEEE Clamp pins and select bypass register. | | 0x07 | _ | Reserved. | | 0x08 | ADDRESS | Selects Address register. | | 0x09 | DATA | Selects Data register. | | 0x0A | CONTROL | Selects EJTAG Control register. | | 0x0B | ALL | Selects the Address, Data and EJTAG Control registers. | | 0x0C | EJTAGBOOT | Makes the processor take a debug exception after reset. | | 0x0D | NORMALBOOT | Makes the processor execute the reset handler after reset. | | 0x0E-0x1B | _ | Reserved. | | 0x1C | EJWATCH | Selects Watch register. | | 0x1D-0x1E | | Reserved. | | 0x1F | BYPASS | Bypass mode. | #### 9.4.2.1 Device Identification (ID) Register The Device ID register is a 32-bit read-only register that identifies the specific device implementing EJTAG. | IDC | ODE | - D | evic | e Id | entii | ficat | ion | | | | | | | | | | | | | | | | | | | 7 | ГΑР | Inst | uct | ion I | DC | ODE | |-----|-----|-----|------|------|-------|-------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|------|-----|------|-----|-------|----|-----| | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | VE | R | | | | | | | | | PΝ | UM | | | | | | | | | | | | N | 1ANI | D | | | | | | | Bits | Name | Description | R/W | Default | |-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------| | 31:28 | VER | Identifies the version of the device. | R | 0 | | 27:12 | PNUM | Identifies the part number of the device. | R | 0x03E8 | | 11:1 | MANID | Identifies the manufacturer ID code for the device. MANID[6:0] are derived from the last byte of the JEDEC code with the parity bit discarded. MANID[10:7] provides a binary count of the number of bytes in the JEDEC code that contain the continuation character (0x7F). When the number of continuations characters exceeds 15, these four bits contain the modulo-16 count. | R | 0x147 | | 0 | _ | Reserved. Should be written a 1. | R | 1 | 30360D EJTAG #### 9.4.2.2 Implementation Register The Implementation register is a 32-bit read-only register that identifies features implemented in this EJTAG compliant processor, mainly those accessible from the TAP. | Bits | Name | Description | R/W | Default | |-------|-----------|------------------------------------------------|-----|---------| | 31:29 | EJTAGver | 1 EJTAG version 2.5 | R | 1 | | 28 | R3 | 0 R3k privileged environment. | R | 0 | | 27:25 | _ | Reserved. Should be cleared. | R | 0 | | 24 | DI | 0 DINT signal from the probe is not supported. | R | 0 | | 23 | _ | Reserved. Should be cleared. | R | 0 | | 22:21 | AS | 10 8-bit ASID. | R | 10 | | 20:17 | _ | Reserved. Should be cleared. | R | 0 | | 16 | M16 | 0 No MIPS16 support. | R | 0 | | 15 | _ | Reserved. Should be cleared. | R | 0 | | 14 | ND | 1 No EJTAG DMA support | R | 1 | | 13:1 | _ | Reserved. Should be cleared. | R | 0 | | 0 | MIPS32/64 | 0 32-bit processor. | R | 0 | #### 9.4.2.3 Data Register The read/write Data register is used for opcode and data transfers during processor accesses. The width of the Data register is 32 bits. The value read in the Data register is valid only if a processor access for a write is pending, in which case the data register holds the store value. The value written to the Data register is only used if a processor access for a pending read is finished afterwards, in which case the data value written is the value for the fetch or load. This behavior implies that the Data register is not a memory location where a previously written value can be read afterwards. | Bits | Name | Description | R/W | Default | |------|------|--------------------------------|-----|---------| | 31:0 | DATA | Data used by processor access. | R/W | UNPRED | **EJTAG** 30360D #### 9.4.2.4 **Address Register** The read-only Address register provides the address for a processor access. The width of the register is 36 bits. The value read in the register is valid if a processor access is pending, otherwise the value is undefined. The two LSBs of the register are used with the Psz field from the EJTAG Control register to indicate the size and data position of the pending processor access transfer. These bits are not taken directly from the address referenced by the load/store (i.e. these bits are encoded with Psz). **ADDRESS TAP Instruction ADDRESS or ALL** Bit 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 ADDRESS[36:0] | Def. | | Χ | Χ | Χ | Χ | Χ | | | | | | | | Χ | | | Χ | Χ | Χ | Χ | Χ | Χ | X | |------|--|---|---|---|---|---|--|--|--|--|--|--|--|---|--|--|---|---|---|---|---|---|---| | | | | | | | | | | | | | | | | | | | | | | | | | | Bits | Name | Description | R/W | Default | |------|---------|----------------------------------|-----|---------| | 35:0 | Address | Address used by processor access | R | UNPRED | #### 9.4.2.5 **EJTAG Control Register (ECR)** The 32-bit EJTAG Control Register (ECR) handles processor reset, Debug Mode indication, access start, finish, and size and read/write indication. The ECR also: - · Controls debug vector location and indication of serviced processor accesses. - · Allows debug interrupt request. - Indicates processor low-power mode. The EJTAG Control register is not updated/written in the Update-DR state unless the Reset occurred; that is RO (bit 31) is either already 0 or is written to 0 at the same time. This condition ensures proper handling of processor accesses after a reset. Bits that are R/W in the register return their written value on a subsequent read, unless other behavior is defined. Internal synchronization hardware thus ensures that a written value is updated for reading immediately afterwards, even when the TAP controller takes the shortest path from the Update-DR to Capture-DR state. Note: To ensure a write is successful to the PE, PT and EB bits when the processor is undergoing a clock change (for PLL lock/relock), the host must continue writing these bits until the write is verified by reading the change. Failure to do this could result in the write of these bits being lost. Reset of the processor can be indicated in the TCK domain a number of TCK cycles after it is removed in the processor clock domain in order to allow for proper synchronization between the two clock domains. #### **ECR - EJTAG Control Register** | Bits | Name | Description | R/W | Default | |------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | 31 | RO | Indicates if a processor reset has occurred since the bit was cleared: | R/W0 | 1 | | | | 0 No reset occurred. | | | | | | 1 Reset occurred. | | | | | | The RO bit stays set as long as reset is applied. | | | | | | This bit must be cleared to acknowledge that the reset was detected. The EJTAG Control register is not updated in the Update-DR state unless RO is 0 or written to 0 at the same time. This is in order to ensure correct handling of the processor access after reset. | | | | Bits | Name | Description | R/W | Default | |-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------| | 30:29 | PSZ | Indicates the size of a pending processor access, in combination with the Address register. | R | UNPRED | | | | 00 Byte | | | | | | 01 Halfword | | | | | | 10 Word | | | | | | 11 Triple | | | | | | This field is valid only when a processor access is pending; otherwise, the read value is undefined. | | | | 28:23 | _ | Reserved. Should be cleared. | R | 0 | | 22 | DZ | Doze. Indicates if the processor is in a WAIT state: | R | 0 | | | | 0 Processor is not in a wait state. | | | | | | 1 Processor is in a wait state. | | | | 21 | _ | Reserved. Should be cleared. This bit is called Halt in the EJTAG 2.0.0 specification and is not implemented. | R | 0 | | 20 | _ | Reserved. Should be cleared. This bit is called PerRst in the EJTAG 2.0.0 specification and is not implemented. | R | 0 | | 19 | PRW | Indicates read or write of a pending processor access. | R | UNPRED | | | | 0 Read processor access, for a fetch/load access. | | | | | | 1 Write processor access, for a store access. | | | | | | This value is defined only when a processor access is pending. | | | | 18 | PA | Indicates a pending processor access and controls finishing of a pending processor access. When read: | R/W0 | 0 | | | | 0 No pending processor access. | | | | | | 1 Pending processor access. | | | | | | A write of 0 finishes a processor access if pending; otherwise operation of the processor is UNDEFINED if the bit is written to 0 when no processor access is pending. A write of 1 is ignored. | | | | 17 | _ | Reserved. Should be cleared. | R | 0 | | 16 | PR | Controls the processor reset. | R/W | 0 | | | | 0 No processor reset applied. | | | | | | 1 Processor reset applied. | | | | | | Setting this bit to 1 will apply a processor reset. When this bit is read back it will always read a 0. Note that startup latencies should be observed when applying reset. | | | | 15 | PE | Controls indication to the processor of whether the probe expects to handle accesses to EJTAG memory through servicing of processor accesses. | R/W | Determined<br>by EJTAG- | | | | Probe does not service processor accesses. | | воот | | | | 1 Probe will service processor accesses. | | | | | | The ProbEn bit is reflected as a read-only bit in the Debug Control Register (DCR) bit 0. | | | | | | When a read from this bit shows a change, the new value has taken effect in the DCR. This handshake mechanism ensures that the setting from the TCK clock domain takes effect in the processor clock domain. | | | | | | However, a change of the ProbEn prior to setting the EjtagBrk bit is ensured to affect execution of the debug handler due to the debug exception. | | | | | | Not all combinations of ProbEn and ProbTrap are allowed. | | | | | | Please see the previous note about writing this bit (in "EJTAG Control Register (ECR)" on page 211). | | | **EJTAG** | Bits | Name | Description | R/W | Default | |------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------| | 14 | PT | Controls location of the debug exception vector: | R/W | Determined | | | | 0 Normal memory 0x_BFC0_0480 | | by EJTAG- | | | | 1 EJTAG memory 0x_FF20_0200 | | BOOT | | | | When a read from this bit shows a change, the new value has taken effect in the DCR. This handshake mechanism ensures that the setting from the TCK clock domain takes effect in the processor clock domain. | | | | | | However, a change of the ProbTrap prior to setting the EjtagBrk bit is ensured to affect execution of the debug handler due to the debug exception. | | | | | | Not all combinations of ProbEn and ProbTrap are allowed. | | | | | | Please see the previous note about writing this bit (in "EJTAG Control Register (ECR)" on page 211). | | | | 13 | _ | Reserved. Should be cleared. | R | 0 | | 12 | EB | Requests a debug interrupt exception to the processor when this bit is written as 1. This bit is cleared by hardware when the processor enters debug mode. If software then sets EB while the processor is already in debug, the request is not ignored but is delayed. That is, once the processor returns to normal mode, the pending debug exception request immediately sends the processor back into debug. | R/W1 | Determined<br>by EJTAG-<br>BOOT | | | | A write of 0 is ignored. The debug request restarts the processor clock if the processor was in a wait mode, which stopped the processor clock. The read value indicates a pending Debug Interrupt exception requested through this bit: | | | | | | 0 No pending Debug Interrupt exception requested through this bit | | | | | | 1 Pending Debug Interrupt exception | | | | | | The read value can, but is not required to, indicate other pending DINT debug requests (for example, through the DINT signal). | | | | | | Please see the previous note about writing this bit (in "EJTAG Control Register (ECR)" on page 211). | | | | 11:4 | _ | Reserved. Should be cleared | R | 0 | | 3 | DM | Indicates if the processor is in Debug Mode: | R | 0 | | | | 0 Processor is in Non-Debug Mode. | | | | | | 1 Processor is in Debug Mode. | | | | 2:0 | - | Reserved. Should be cleared. | R | 0 | 30360D EJTAG #### 9.4.2.6 EJWatch Register (TAP Instruction EJWATCH) The EJWatch register is used to enable CPU watchpoints to cause a debug exception. This functionality is unique to the Au1000. | Bits | Name | Description | R/W | Default | |------|-------|----------------------------------------------------------------------------------------------------------------|-----|---------| | 7:3 | _ | Reserved. Should be cleared. | R | 0 | | 2 | _ | Reserved. Should be cleared. This bit is the Global Scan test bit. | R | 0 | | 1 | _ | Reserved. Should be cleared. This bit is a Test Mode bit. | R | 0 | | 0 | WATCH | This bit controls the debug functionality of the CPU watch register. | R/W | 0 | | | | 0 Normal Watch Exception Mode. | | | | | | 1 Debug Watch Exception Mode . | | | | | | Blocks writes to Watch register in non-debug mode | | | | | | Watch Exception will become debug exceptions with DEXCODE=23 | | | | | | The PC will be saved in the DEPC (not in the EPC as with a normal watch exception). | | | | | | Note that the Status, Cause, and EPC will not be affected by a debug watch exception when this bit is enabled. | | | #### 9.4.2.7 Bypass Register (TAP Instruction BYPASS) The Bypass register is a one-bit read-only register, which provides a minimum shift path through the TAP. This register is also defined in IEEE 1149.1. | BYPASS | TAP Instruction BYPASS | |--------|------------------------| | Bit | 0 | | | BP | | Def. | 0 | | | Bits | Name | Description | R/W | Default | |---|------|------|--------------------------------------------|-----|---------| | ĺ | 0 | BP | Ignored on writes; returns zeros on reads. | R | 0 | #### 9.4.3 EJTAG TAP Hardware Considerations The EJTAG interface consists of the signals listed in Table 9-4. Table 9-4. EJTAG Signals | Signal | Input/Output | Definition | |--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------| | TRST# | I | Asynchronous TAP reset | | TDI | I | Test data input to the instruction or selected data registers. This signal will be sampled on the rising edge of TCK | | TDO | 0 | Test data output from the instruction or data register. This signal will transition on the falling edge (valid on rising edge) of TCK | | TMS | I | Control signal for TAP controller. This signal is sampled on the wising edge of TCK. | | TCK | I | Control clock for updating TAP controller and shifting data through instruction or selected data register. | Note that the EJTAG TAP signal TCK must always be less than 1/4 the system bus clock speed for proper operation. In addition, termination as shown in EJTAG 2.5 spec must be followed. Signal Descriptions 30360D AMD ## Signal Descriptions This section describes the external signals on the Au1000 processor. In order to maximize the functionality of the Au1000 processor, many of the pins have multiple uses. Note that if a pin is configured for one use, any other functionality associated with that pin can not be utilized at the same time. In other words a pin can not be used as a general-purpose I/O signal at the same time it is assigned to a peripheral device. (See Section 7.3.1 "Pin Functionality" on page 183.) Figure 10-1 shows the external signals of the Au1000 processor. All signals are grouped according to their functional block. Signals that share a pin are listed with the multiplexed signal name in parentheses—the signal name shown in **bold** is the default. **Note:** :A signal with an "#" is *active-low*; that is, the signal is considered asserted (active) when low and negated when high. *Active-high* signals (no #) are considered asserted when high and negated when low. Signal Descriptions 30360D AMD Figure 10-1. Au1000™ Processor External Signals Table 10-3 gives a description of all external signals on the Au1000 processor. The signals have been grouped by functional block. Signals that require external termination are noted in the description. Table 10-3 also defines the default state of the signals during a hardware reset, a runtime reset, and Sleep. The abbreviations used for the signal types and the signal states are defined in Table 10-1 and Table 10-2. Table 10-1. Signal Type Abbreviations for Table 10-3 | Signal Type | Definition | |-------------|---------------------------------------------------------------------------------------------------------------------------------| | I | Input. Note that all <i>unused</i> input pins should be terminated low or high via direct connection to either ground or power. | | 0 | Output | | Ю | Bidirectional | | Z | Tristatable | | Р | Power | | G | Ground | Table 10-2. Signal State Abbreviations for Table 10-3 | Signal State | Definition | | | | |--------------|-----------------------------------------------------------------------------------------------------------|--|--|--| | 0 | Driven low | | | | | 1 | Driven high | | | | | IN | Signal is a input. | | | | | LV | If driven, an output signal continues to be driven at the last value before a reset or entering Sleep. | | | | | HIZ | TRI-STATE | | | | | ON | Clock remains on if already enabled. | | | | | DEP | Depends (Signal-specific explanations are provided in table footnotes.) | | | | | UN | Unpredictable | | | | | NC | Not connected | | | | | NA | Does not apply because this signal is not the default function coming out of a hardware or runtime reset. | | | | Note for Table 10-3 that the signal states shown in the far-right column are valid during Sleep. When waking from Sleep, the processor performs an internal system reset that produces the same signal behavior as a runtime reset with two exceptions: - SDRAM interface behavior. During and after a runtime reset the SDRAM configuration mode registers retain their values to allow a transaction in progress to complete; the remaining SDRAM configuration registers revert to their default values. Waking from Sleep, however, all SDRAM configuration registers revert to their default values, and the interface behaves the same as when coming out of a hardware reset. - PWR\_EN behavior. During a runtime reset PWR\_EN remains asserted. During Sleep, PWR\_EN is negated. Waking from Sleep, PWR\_EN is asserted according to the timing specified in Section 7.4.3.1 "Sleep Sequence and Timing" on page 191. **Table 10-3. Signal Descriptions** | | | | Re | set | D | |----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------|-----------------| | Signal | Туре | Description | Hardware | Run Time | During<br>Sleep | | SDRAM Interfac | e | | | | | | SDA[12:0] | 0 | Address Outputs. A0-A12 are sampled during the ACTIVE command (row-address A0-A12) and READ/WRITE command to select one location out of the memory array in the respective bank. The address outputs also provide the opcode during a LOAD MODE REGISTER command. | UN | UN | LV | | SDBA[1:0] | 0 | Bank Address Outputs. SDBA1 and SDBA0 define to which bank the ACTIVE, READ, WRITE, or PRECHARGE command is being applied. | UN | UN | LV | | SDD[31:0] | Ю | SDRAM Data Bus. During a hardware reset the SDRAM data bus cycles from low voltage to hi-Z and then low as follows: 1. 0 after VDDXOK is asserted. 2. TRI-STATE when V <sub>DDI</sub> is on and RESETOUT# is asserted. 3. 0 after hardware reset sequence is complete. | (See<br>descrip-<br>tion at<br>left.) | HIZ | LV | | SDQM[3:0]# | 0 | Input/Output Mask: SDQM# is an input mask signal for write accesses and an output enable signal for read accesses. SDQM0# masks SDD[7:0]. SDQM1# masks SDD[15:8]. SDQM2# masks SDD[23:16]. SDQM33 masks SDD[31:24]. | 1 | 1 | LV | | SDRAS# | 0 | Command Outputs. SDRAS#, SDCAS#, and SDWE# | 1 | 1 | LV | | SDCAS# | 0 | (along with SDCSn#) define the command being sent to the SDRAM rank. | 1 | 1 | LV | | SDWE# | 0 | to the CDTV twi rank. | 1 | 1 | LV | | SDCLK[2:0] | 0 | Clock output corresponding to each of the three chip selects. Clock speed is 1/2 system bus frequency when corresponding SDCSn# is set to SDRAM, 1/4 system bus frequency when corresponding SDCSn# is set to SMROM. | 0 | ON | LV | | SDCS[2:0]# | 0 | Programmable chip selects. | 1 | 1 | LV | | SDCKE | 0 | Clock enable for SDRAM. | 0 | 1 | LV | | SMROMCKE | 0 | Synchronous Mask ROM Clock Enable. Valid only when ROMSEL=1 and ROMSIZE=0. Must be pulled high if the system is booting from SMROM. | 1 | 1 | LV | | | | Muxed with GPIO[6]. If ROMSEL and ROMSIZE are configured to boot from synchronous mask ROM, the SMROMCKE signal is selected for the pin coming out of reset; otherwise, GPIO[6] is selected. | | | | Table 10-3. Signal Descriptions (Continued) | | | | Re | set | <u> </u> | |----------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------------| | Signal | Туре | Description | Hardware | Run Time | During<br>Sleep | | Static Bus (SR | RAM/IO/PCI | MCIA/Flash/ROM/LCD) Interface - Common Signals | | | | | RAD[31:0] | 0 | Address bus. | UN | UN | LV | | RD[31:0] | Ю | Data bus | 0 | UN | LV | | RBEN[3:0]# | 0 | Byte Enable. RBEN0# corresponds to RD[7:0], RBEN1# corresponds to RD[15:8], RBEN2# corresponds to RD[23:16], RBEN3# corresponds to RD[31:24]. | 1 | 1 | LV | | RWE# | 0 | Write enable. | 1 | 1 | LV | | ROE# | 0 | Output enable. | 1 | 1 | LV | | RCS[3:0]# | 0 | Programmable Chip Selects. RCSn# is not used when configured as a PCMCIA device. | 1 | 1 | LV | | EWAIT# | I | Can be used to stretch the bus access time when enabled. This input is not recognized for chip selects configured as LCD or PCMCIA because these buses have their own wait mechanisms. | IN | IN | LV | | PCMCIA | | | | | | | PREG# | 0 | Register-only access signal. | 1 | 1 | LV | | PCE[2:1]# | 0 | Card Enables. | 1 | 1 | LV | | POE# | 0 | Output Enable. | 1 | 1 | LV | | PWE# | 0 | Write Enable. | 1 | 1 | LV | | PIOR# | 0 | Read Cycle Indication. | 1 | 1 | LV | | PIOW# | 0 | Write Cycle Indication | 1 | 1 | LV | | PWAIT# | | Extend Cycle. This signal should be tied high through a resistor when the PCMCIA interface is not used. | IN | IN | LV | | PIOS16# | | 16-bit Port Select. This signal should be tied high through a resistor when the PCMCIA interface is not used. | IN | IN | LV | | LCD Controlle | r Chip Inte | rface | | | | | LCLK | 0 | Interface Clock. | 0 | 0 | LV | | LWAIT# | I | Extend Cycle. This signal should be tied high through a resistor when not used. | IN | IN | LV | | LRD[1:0]# | 0 | Read Indicators. | 1 | 1 | LV | | LWR[1:0]# | 0 | Write Indicators. | 1 | 1 | LV | | USB Host | | | | | | | USBH1P | Ю | Positive signal of differential USB host port 1 driver. | IN | IN | LV | | | | Requires an external 15 kohm pull-down resistor and ESD protection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | | | | Termination Note: Requires an external 27 ohm series resistor placed within 0.5 inches of the part. | | | | Table 10-3. Signal Descriptions (Continued) | | | | Re | set | During | |------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------------| | Signal | Туре | Description | Hardware | Run Time | During<br>Sleep | | USBH1M | Ю | Negative signal of differential USB host port 1 driver. | IN | IN | LV | | | | Requires an external 15 kohm pull-down resistor and ESD protection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | | | | Termination Note: Requires an external 27 ohm series resistor placed within 0.5 inches of the part. | | | | | USBH0P | Ю | Positive signal of differential USB host port 0 driver | NA | NA | LV | | | | Requires an external 15 kohm pull-down resistor and ESD protection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | | | | Termination Note: Requires an external 27 ohm series resistor placed within 0.5 inches of the part. | | | | | | | Muxed with USBDP. USBDP is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | | USBH0M | Ю | Negative signal of differential USB host port 0 driver | NA | NA | LV | | | | Requires an external 15 kohm pull-down resistor and ESD protection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | | | | Termination Note: Requires an external 27 ohm series resistor placed within 0.5 inches of the part. | | | | | | | Muxed with USBDM. USBDM is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | | USB Device | | | | | | | USBDP | Ю | Positive signal of differential USB device driver. | IN | IN | LV | | | | Requires a 1.5 kohm pull-up resistor to denote a full speed device. Also requires an external ESD protection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | | | | Termination Note: Requires an external 27 ohm series resistor placed within 0.5 inches of the part. | | | | | | | Muxed with USBH0P. USBDP is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | | USBDM | Ю | Negative signal of differential USB device driver. | IN | IN | LV | | | | Requires an external ESD protection diode (transient voltage suppressor) to be USB 1.1 compliant. | | | | | | | Termination Note: Requires an external 27 ohm series resistor placed within 0.5 inches of the part. | | | | | | | Muxed with USBH0M. USBDM is the default signal coming out of hardware reset, runtime reset, and Sleep | | | | Table 10-3. Signal Descriptions (Continued) | | | | Reset | | During | |--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------------| | Signal | Туре | Description | Hardware | Run Time | During<br>Sleep | | SSI0 | | | | | | | S0CLK | 0 | Master only clock output. The speed and polarity of clock edge is programmable. Muxed with GPIO[17]. S0CLK is the default signal coming out of hardware reset, runtime reset, and Sleep. | 0 | 0 | LV | | SODIN | ı | Serial Data Input. This signal may be tied to S0DOUT to create a single bidirectional data signal. | IN | IN | LV | | SODOUT | 0 | Serial Data Output. This signal is in TRI-STATE during a read and thus may be tied to S0DIN to create a single bidirectional data signal. | 0 | UN | LV | | | | Muxed with GPIO[16]. S0DOUT is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | | SODEN | 0 | Enable signal which frames transaction. The polarity is programmable. Muxed with GPIO[18]. S0DEN is the default signal | 0 | UN | LV | | | | coming out of hardware reset, runtime reset, and Sleep. | | | | | SSI1 | | | | | | | S1CLK | 0 | Master only clock output. The speed and polarity of clock edge is programmable. | NA | NA | LV | | | | Muxed with ACDO. ACDO is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | | S1DIN | I | Serial Data Input. This signal may be tied to S1DOUT to create a single bidirectional data signal. | NA | NA | LV | | | | Muxed with ACBCLK. ACBCLK is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | | S1DOUT | 0 | Serial Data Output. This signal is in TRI-STATE during a read and thus may be tied to S1DIN to create a single bidirectional data signal. | NA | NA | LV | | | | Muxed with ACSYNC. ACSYNC is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | | S1DEN | 0 | Enable signal which frames transaction. The polarity is programmable. | NA | NA | LV | | | | Muxed with ACRST#. ACRST# is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | | IrDA | | | | | | | IRDATX | 0 | Serial IrDA Output. Muxed with GPIO[19]. IRDATX is the default signal coming out of hardware reset, runtime reset, and Sleep | 0 | UN | LV | | IRDARX | ı | Serial IrDA input. | IN | IN | LV | Table 10-3. Signal Descriptions (Continued) | | | | Reset | | During | |----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|--------| | Signal | Туре | Description | Hardware | Run Time | Sleep | | IRFIRSEL | 0 | Output which will signal at which speed the IrDA is currently set. This signal is not necessary for IrDA operation. This pin will be driven high when IrDA is configured for FIR or MIR. This pin will be driven low for SIR mode. Muxed with GPIO[15]. GPIO[15] is the default signal | NA | NA | LV | | | | coming out of hardware reset, runtime reset, and Sleep. | | | | | UART0 | | | | | | | U0TXD | 0 | UART0 Transmit. Muxed with GPIO[20]. U0TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | 0 | UN | LV | | U0RXD | 1 | UARTO Receive. | IN | IN | IN | | UART1 | | | | | | | U1TXD | 0 | UART1 Transmit. Muxed with GPIO[21]. U1TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | 0 | UN | LV | | U1RXD | 1 | UART1 Receive. | IN | IN | IN | | UART2 | | | | | | | U2TXD | 0 | UART2 Transmit. Muxed with GPIO[22]. U2TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | 0 | UN | LV | | U2RXD | 1 | UART2 Receive. | IN | IN | IN | | UART3 | | | | | | | U3TXD | 0 | UART3 Transmit. Muxed with GPIO[23]. U3TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | 0 | UN | LV | | U3RXD | I | UART3 Receive. | IN | IN | IN | | U3CTS | I | Clear to Send. Muxed with GPIO[9]. GPIO[9] is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | | | System Note: For systems that use the UART3 interface without the optional modem control signals (sys_pinfunc[UR3]=0), the modem status interrupts must be disabled (uart3_inten[MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | | | | U3DSR | I | Data Set Ready. Muxed with GPIO[10]. GPIO[10] is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | | | System Note: For systems that use the UART3 interface without the optional modem control signals (sys_pinfunc[UR3]=0), the modem status interrupts must be disabled (uart3_inten[MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | | | Table 10-3. Signal Descriptions (Continued) | | | | Reset | | During | |----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|--------| | Signal | Туре | Description | Hardware | Run Time | Sleep | | U3DCD | I | Data Carrier Detect. Muxed with GPIO[11]. GPIO[11] is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | | | System Note: For systems that use the UART3 interface without the optional modem control signals (sys_pinfunc[UR3]=0), the modem status interrupts must be disabled (uart3_inten[MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | | | | U3RI | I | Ring Indication. Muxed with GPIO[12]. GPIO[12] is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | | | System Note: For systems that use the UART3 interface without the optional modem control signals (sys_pinfunc[UR3]=0), the modem status interrupts must be disabled (uart3_inten[MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | | | | U3RTS | 0 | Request to Send. Muxed with GPIO[13]. GPIO[13] is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | U3DTR | 0 | Data Terminal Ready. Muxed with GPIO[14]. GPIO[14] is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | Ethernet Contr | oller 0 | | | | | | N0TXCLK | I | Continuous clock input for synchronization of transmit data. 25 MHz when operating at 100 Mbps and 2.5 MHz when operating at 10 Mbps. | IN | IN | LV | | N0TXEN | 0 | Indicates that the data nibble on N0TXD[3:0] is valid. | 0 | UN | LV | | N0TXD[3:0] | 0 | Nibble wide data bus synchronous to N0TXCLK. For each N0TXCLK period in which N0TXEN is asserted, TXD[3:0] will have the data to be accepted by the PHY. While N0TXEN is de-asserted the data presented on TXD[3:0] should be ignored. | 0 | UN | LV | | N0RXCLK | I | Continuous clock that provides the timing reference for the data transfer from the PHY to the MAC. NORXCLK is sourced by the PHY. The NORXCLK shall have a frequency equal to 25% of the data rate of the received signal data stream (typically 25 MHz at 100-Mbps and 2.5 MHz at 10-Mbps). | IN | IN | LV | | NORXDV | I | Indicates that a receive frame is in process and that the data on N0RXD[3:0] is valid. | IN | IN | LV | | N0RXD[3:0] | I | RXD[3:0] is a nibble wide data bus driven by the PHY to the MAC synchronous with N0RXCLK. For each N0RXCLK period in which N0RXDV is asserted, RXD[3:0] will transfer four bits of recovered data from the PHY to the MAC. While N0RXDV is de-asserted, RXD[3:0] will have no effect on the MAC. | IN | IN | LV | Table 10-3. Signal Descriptions (Continued) | | | Description | Re | During | | |----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-------| | Signal | Туре | | Hardware | Run Time | Sleep | | N0CRS | I | NOCRS shall be asserted by the PHY when either transmit or receive medium is non Idle. NOCRS shall be deasserted by the PHY when both the transmit and receive medium are Idle. NOCRS is an asynchronous input. | IN | IN | LV | | N0COL | I | NOCOL shall be asserted by the PHY upon detection of a collision on the medium, and shall remain asserted while the collision condition persists. NOCOL is an asynchronous input. The NOCOL signal is ignored by the MAC when operating in the full duplex mode. | IN | IN | LV | | NOMDC | 0 | NOMDC is sourced by the MAC to the PHY as the timing reference for transfer of information on the NOMDIO signal. NOMDC is an aperiodic signal that has no maximum high or low times. The minimum high and low times for NOMDC will be 160 ns each, and the minimum period for NOMDC will be 400 ns. | 0 | UN | LV | | NOMDIO | Ю | NOMDIO is the bidirectional data signal between the MAC and the PHY that is clocked by NOMDC. | HIZ | UN | LV | | Ethernet Contr | oller 1 | | | | | | N1TXCLK | I | Continuous clock input for synchronization of transmit data. 25 MHz when operating at 100 Mb/s and 2.5 MHz when operating at 10 Mb/s. | IN | IN | LV | | N1TXEN | 0 | Indicates that the data nibble on N1TXD[3:0] is valid. Muxed with GPIO[24]. N1TXEN is the default signal coming out of hardware reset, runtime reset, and Sleep. | 0 | UN | LV | | N1TXD[3:0] | 0 | Nibble wide data bus synchronous to N1TXCLK. For each N1TXCLK period in which N1TXEN is asserted, TXD[3:0] will have the data to be accepted by the PHY. While N1TXEN is de-asserted the data presented on TXD[3:0] should be ignored. Muxed with GPIO[28:25]. N1TXD[3:0] are the default signals coming out of hardware reset, runtime reset, and Sleep. | 0 | UN | LV | | N1RXCLK | I | Continuous clock that provides the timing reference for the data transfer from the PHY to the MAC. N1RXCLK is sourced by the PHY. The N1RXCLK shall have a frequency equal to 25% of the data rate of the received signal data stream (typically 25 MHz at 100 Mb/s and 2.5 MHz at 10 Mb/s) | IN | IN | LV | | N1RXDV | I | Indicates that a receive frame is in process and that the data on N1RXD[3:0] is valid. | IN | IN | LV | | N1RXD[3:0] | ı | RXD[3:0] is a nibble wide data bus driven by the PHY to the MAC synchronous with N1RXCLK. For each N1RXCLK period in which N1RXDV is asserted, RXD[3:0] will transfer four bits of recovered data from the PHY to the MAC. While N1RXDV is de-asserted, RXD[3:0] will have no effect on the MAC. | IN | IN | LV | Table 10-3. Signal Descriptions (Continued) | | | Description | Reset | | During | |------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|--------| | Signal | Туре | | Hardware | Run Time | Sleep | | N1CRS | I | N1CRS is asserted by the PHY when either transmit or receive medium is non Idle. N1CRS is de-asserted by the PHY when both the transmit and receive medium are Idle. N1CRS is an asynchronous input. | IN | IN | LV | | N1COL | ı | N1COL is asserted by the PHY upon detection of a collision on the medium, and remains asserted while the collision condition persists. N1COL is an asynchronous input. The N1COL signal is ignored by the MAC when operating in the full duplex mode. | IN | IN | LV | | N1MDC | 0 | N1MDC is sourced by the MAC to the PHY as the timing reference for transfer of information on the N1MDIO signal. N1MDC is an aperiodic signal that has no maximum high or low times. The minimum high and low times for N1MDC will be 160 ns each, and the minimum period for N1MDC will be 400 ns. | 0 | UN | LV | | N1MDIO | Ю | N1MDIO is the bidirectional data signal between the MAC and the PHY that is clocked by N1MDC. | 0 | UN | LV | | I <sup>2</sup> S | | | | | | | I2SCLK | 0 | Serial bit clock. Muxed with GPIO[30]. I2SCLK is the default signal coming out of hardware reset, runtime reset, and Sleep. | 0 | UN | LV | | I2SWORD | 0 | Word clock typically configured to the sampling frequency (Fs). | 0 | UN | LV | | | | Muxed with GPIO[31]. I2SWORD is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | | I2SDI | I | Serial data input sampled on the rising edge of I2SCLK. Note that I2SDI is used as the input for bidirectional operation only, in which case it is used in conjunction with I2SDIO as the output (i2s_config[PD]=0). | NA | NA | LV | | | | Muxed with GPIO[8]. GPIO[8] is the default signal coming out of hardware reset, runtime reset, and Sleep. | | | | | | for <i>unidir</i><br>GPIO[8] | <b>System Note</b> : For systems that use the I <sup>2</sup> S interface for <i>unidirectional</i> operation (I2SDI not used), the GPIO[8] function is available but with the following restrictions: | | | | | | | When I2SDIO is configured as an <i>input</i> , GPIO[8] can be used only as an output. | | | | | | | When I2SDIO is configured as an <i>output</i> , the I <sup>2</sup> S receive function must be disabled if GPIO[8] is to be used as an input. | | | | Table 10-3. Signal Descriptions (Continued) | | | | Reset | | During | |-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-----------------| | Signal | Туре | Description | Hardware | Run Time | During<br>Sleep | | I2SDIO | Ю | Configurable as input or output. As input data should be presented on rising edge. As output, data will be valid on rising edge. Muxed with GPIO[29]. I2SDIO is the default signal | 0 | UN | LV | | | | coming out of hardware reset, runtime reset, and Sleep. | | | | | AC-Link | | | | | | | ACSYNC | 0 | Fixed rate sample sync. Muxed with S1DOUT. ACSYNC is the default signal coming out of hardware reset, runtime reset, and Sleep. | 0 | 0 | LV | | ACBCLK | I | Serial data clock. Muxed with S1DIN. ACBCLK is the default signal coming out of hardware reset, runtime reset, and Sleep. | IN | IN | LV | | ACDO | 0 | TDM output stream. Muxed with S1CLK. ACDO is the default signal coming out of hardware reset, runtime reset, and Sleep. | 0 | 0 | LV | | ACDI | I | TDM input stream. | IN | IN | LV | | ACRST# | 0 | CODEC reset. Muxed with S1DEN. ACRST# is the default signal coming out of hardware reset, runtime reset, and Sleep. | 1 | 0 | LV | | EJTAG | | | | | | | TRST# | I | Asynchronous TAP reset. | IN | IN | LV | | TDI | I | Test data input to the instruction or selected data registers. Sampled on the rising edge of TCK. | IN | IN | LV | | TDO | 0 | Test data output from the instruction or data register. Transitions occur on the falling edge (valid on rising edge) of TCK. | HIZ | UN | LV | | TMS | I | Control signal for TAP controller. Sampled on the rising edge of TCK. | IN | IN | LV | | TCK | I | Control clock for updating TAP controller and shifting data through instruction or selected data register. | IN | IN | LV | | Test | | | | | | | TC[3:0] | I | Test clock inputs (not used in typical application). Should be pulled low for normal operation. | IN | IN | LV | | TESTEN | I | Test Enable (not used in typical applications). Should be pulled low for normal operation. | IN | IN | LV | | GPIO | | | | | | | GPIO[1:0] | IOZ | General Purpose IO. | HIZ | DEP<br>(Note 1) | LV | | GPIO[3:2] | IOZ | General Purpose IO. Muxed with EXTCLK[1:0]. GPIO[3:2] are the default signals coming out of hardware reset, runtime reset, and Sleep. | HIZ | DEP<br>(Note 1) | LV | | GPIO[4] | IOZ | General Purpose IO. Can be configured as DMA_REQ0. | HIZ | DEP<br>(Note 1) | LV | Table 10-3. Signal Descriptions (Continued) | | | | Reset | | During | |----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|--------| | Signal | Туре | Description | Hardware | Run Time | Sleep | | GPIO[5] | IOZ | General Purpose IO. Can be configured as DMA_REQ1. | HIZ | DEP<br>(Note 1) | LV | | GPIO[6] | IOZ | General Purpose IO. Muxed with SMROMCKE. If ROMSEL and ROMSIZE are configured to boot from synchronous mask ROM, the SMROMCKE signal is selected for the pin coming out of reset; otherwise, GPIO[6] is selected. | HIZ | DEP<br>(Note 1) | LV | | GPIO[7] | IOZ | General Purpose IO. | HIZ | DEP<br>(Note 1) | LV | | GPIO[8] | IOZ | General Purpose IO. Muxed with I2SDI. GPIO[8] is the default signal coming out of hardware reset, runtime reset, and Sleep. | HIZ | DEP<br>(Note 1) | LV | | | | <b>System Note</b> : For systems that use the I <sup>2</sup> S interface for <i>unidirectional</i> operation (I2SDI not used), the GPIO[8] function is available but with the following restrictions: | | | | | | | When I2SDIO is configured as an <i>input</i> , GPIO[8] can be used only as an output. | | | | | | | When I2SDIO is configured as an <i>output</i> , the I <sup>2</sup> S receive function must be disabled if GPIO[8] is to be used as an input. | | | | | GPIO[9] | IOZ | General Purpose IO. Muxed with U3CTS. GPIO[9] is the default signal coming out of hardware reset, runtime reset, and Sleep. | HIZ | DEP<br>(Note 1) | LV | | | | System Note: For systems that use the UART3 interface without the optional modem control signals (sys_pinfunc[UR3]=0), the modem status interrupts must be disabled (uart3_inten[MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | | | | GPIO[10] | IOZ | General Purpose IO. Muxed with U3DSR. GPIO[10] is<br>the default signal coming out of hardware reset, runt-<br>ime reset, and Sleep. | HIZ | DEP<br>(Note 1) | LV | | | | System Note: For systems that use the UART3 interface without the optional modem control signals (sys_pinfunc[UR3]=0), the modem status interrupts must be disabled (uart3_inten[MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | | | | GPIO[11] | IOZ | General Purpose IO. Muxed with U3DCD. GPIO[11] is the default signal coming out of hardware reset, runtime reset, and Sleep. | HIZ | DEP<br>(Note 1) | LV | | | | System Note: For systems that use the UART3 interface without the optional modem control signals (sys_pinfunc[UR3]=0), the modem status interrupts must be disabled (uart3_inten[MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | | | 30360D **Signal Descriptions** Table 10-3. Signal Descriptions (Continued) | | | | Re | During | | |-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-------| | Signal | Туре | Description | Hardware | Run Time | Sleep | | GPIO[12] | IOZ | General Purpose IO. Muxed with U3RI. GPIO[12] is the default signal coming out of hardware reset, runtime reset, and Sleep. | HIZ | DEP<br>(Note 1) | LV | | | | System Note: For systems that use the UART3 interface without the optional modem control signals (sys_pinfunc[UR3]=0), the modem status interrupts must be disabled (uart3_inten[MIE]=0) to avoid false UART3 interrupts when using GPIO[9], GPIO[10], GPIO[11], or GPIO[12] as an input. | | | | | GPIO[13] | IOZ | General Purpose IO. Muxed with U3RTS. GPIO[13] is the default signal coming out of hardware reset, runtime reset, and Sleep. | HIZ | DEP<br>(Note 1) | LV | | GPIO[14] | IOZ | General Purpose IO. Muxed with U3DTR. GPIO[14] is the default signal coming out of hardware reset, runtime reset, and Sleep. | HIZ | DEP<br>(Note 1) | LV | | GPIO[15] | IOZ | General Purpose IO. Muxed with IRFIRSEL. GPIO[15] is the default signal coming out of hardware reset, runtime reset, and Sleep. | HIZ | DEP<br>(Note 1) | LV | | GPIO[16] | IOZ | General Purpose IO. Muxed with S0DOUT. S0DOUT is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | GPIO[17] | IOZ | General Purpose IO. Muxed with S0CLK. S0CLK is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | GPIO[18] | IOZ | General Purpose IO. Muxed with S0DEN. S0DEN is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | GPIO[19] | IOZ | General Purpose IO. Muxed with IRDATX. IRDATX is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | GPIO[20] | IOZ | General Purpose IO. Muxed with U0TXD. U0TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | GPIO[21] | IOZ | General Purpose IO. Muxed with U1TXD. U1TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | GPIO[22] | IOZ | General Purpose IO. Muxed with U2TXD. U2TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | GPIO[23] | IOZ | General Purpose IO. Muxed with U3TXD. U3TXD is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | GPIO[24] | IOZ | General Purpose IO. Muxed with N1TXEN. N1TXEN is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | GPIO[28:25] | IOZ | General Purpose IO. Muxed with N1TXD[3:0]. N1TXD[3:0] are the default signals coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | Table 10-3. Signal Descriptions (Continued) | | | | Re | D! | | |-----------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------------| | Signal | Туре | Description | Hardware | Run Time | During<br>Sleep | | GPIO[29] | IOZ | General Purpose IO. Muxed with I2SDIO. I2SDIO is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | GPIO[30] | IOZ | General Purpose IO. Muxed with I2SCLK. I2SCLK is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | GPIO[31] | IOZ | General Purpose IO. Muxed with I2SWORD. I2SWORD is the default signal coming out of hardware reset, runtime reset, and Sleep. | NA | NA | LV | | External Clocks | 5 | | | | | | EXTCLK[1:0] | 0 | General-purpose external clocks. One of these clock outputs can be used as an oversampled audio clock (AUDCLK or MCLK) output with I <sup>2</sup> S port as it is synchronous to I2SCLK and I2SWORD. Typically it should be programmed to 128*Fs, 256*Fs, 384*Fs or 512*Fs for this application. | NA | NA | LV | | | | Muxed with GPIO[3:2]. GPIO[3:2] are the default signals coming out of hardware reset, runtime reset, and Sleep. | | | | | System DMA Re | equests | | | | | | DMA_REQ0<br>(GPIO[4]) | I | GPIO[4] can be configured as an external, system DMA request input. | HIZ | HIZ | LV | | DMA_REQ1<br>(GPIO[5]) | I | GPIO[5] can be configured as an external, system DMA request input. | HIZ | HIZ | LV | | System Clocks | and Rese | et . | | | | | XTI12 | I | Internally compensated 12 MHz (typical) crystal input. | | | | | | | Termination Note: The termination depends on the application as follows: | | | | | | | Crystal—Connect crystal between XTI12 and XTO12. | | | | | | | Overdriven—Connect to external 12 MHz clock source and drive complementary to XTO12. | | | | | XTO12 | 0 | Internally compensated 12 MHz (typical) crystal output. | | | | | | | Termination Note: The termination depends on the application as follows: | | | | | | | Crystal—Connect crystal between XTI12 and XTO12. | | | | | | | Overdriven—Connect to external 12-MHz clock source and drive complementary to XTI12. | | | | Table 10-3. Signal Descriptions (Continued) | | | | Re | During | | |------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------------| | Signal | Туре | Description | Hardware | Run Time | During<br>Sleep | | XTI32 | I | Internally compensated 32.768-kHz (typical) crystal input. | | | | | | | Termination Note: The termination depends on the application as follows: | | | | | | | Crystal—Connect crystal between XTI32 and XTO32. | | | | | | | Overdriven—Connect to external 32.768-kHz clock source through a series 10-k $\Omega$ resistor and drive complementary to XTO32. | | | | | | | Not used—Connect to V <sub>DDX</sub> . | | | | | XTO32 | 0 | Internally compensated 32.768 kHz (typical) crystal output. | | | | | | | Termination Note: The termination depends on the application as follows: | | | | | | | Crystal—Connect crystal between XTI32 and XTO32. | | | | | | | Overdriven—Connect to external 32.768 kHz clock source through a series 10 kohm resistor and drive complementary to XTI32. | | | | | | | Not used—Connect to V <sub>DDX</sub> . | | | | | RESETIN# | I | CPU reset input. | IN | IN | LV | | RESETOUT# | 0 | Buffered output of CPU reset input (RESETIN#). | 0 | 0 | 0 | | ROMSEL | I | Determines if boot is from ROM or SMROM. ROMSEL should be terminated appropriately as these signals should not change during runtime. | IN | IN | LV | | ROMSIZE | I | Latched at the rising edge of reset to determine if ROM width is 16 or 32 bits. | IN | IN | LV | | | | ROMSIZE should be terminated appropriately as these signals should not change during runtime. | | | | | Power Manager | ment | | | | | | PWR_EN | 0 | Power enable output. This signal is intended to be used as the regulator enable for V <sub>DDI</sub> (core power). | 1 | 1 | 0 | | VDDXOK | I | Input to signal that V <sub>DDX</sub> is stable. | IN | IN | LV | | Power/Ground | | | | | | | V <sub>DDI</sub> | Р | Internal core voltage. Follow the power supply layout guidelines in Section 11.9.2 "Decoupling Recommendations" on page 254. | | | | | $V_{DDX}$ | Р | External I/O voltage. Follow the power supply layout guidelines in Section 11.9.2 "Decoupling Recommendations" on page 254. | | | | | V <sub>SS</sub> | G | Ground. | | | | | XPWR12 | Р | 12 MHz (typical) oscillator and PLL power. Connect to $V_{DDX}$ through a 10 ohm resistor. In addition a 22 $\mu F$ capacitor in parallel with a 0.01 $\mu F$ capacitor should be | | | | | | | placed from this pin to XAGND12. | | | | | XAGND12 | G | 12 MHz (typical) oscillator and PLL ground. | | | | Table 10-3. Signal Descriptions (Continued) | | | | Reset | | During | |---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|--------| | Signal | Туре | Description | Hardware | Run Time | Sleep | | XPWR32 | Р | 32.768 kHz (typical) oscillator and PLL power.<br>Because XPWR32 powers other circuitry also, it<br>should be connected even if the oscillator is not used. | | | | | | | Connect to $V_{DDX}$ through a 10 ohm resistor. In addition a 22 $\mu$ F capacitor in parallel with a 0.01 $\mu$ F capacitor should be placed from this pin to XAGND32. | | | | | XAGND32 | G | 32.768kHz (typical) oscillator and PLL ground. | | | | Note 1. Depends on **sys\_trioutrd** and **sys\_outputset**. During a runtime reset, **sys\_pinfunc** returns to its default value, but the GPIO control registers **sys\_trioutrd** and **sys\_outputset** remain unchanged. # Electrical and Thermal Specifications This chapter provides preliminary electrical specifications for the Au1000 processor, including the following: - · Absolute Maximum Ratings - Thermal Characteristics - DC Parameters - AC Parameters - · Power-up, Reset, Sleep, and Idle Timing - External Clock Specifications - Crystal Specifications - · System Design Considerations # 11.1 Absolute Maximum Ratings Table 11-1 shows the absolute maximum ratings for the Au1000 processor. These ratings are stress ratings, operating at or beyond these ratings for extended periods of time may result in damage to the Au1000 processor. Unless otherwise designated all voltages are relative to $V_{\mbox{\scriptsize SS}}.$ **Table 11-1. Absolute Maximum Ratings** | Parameter | Description | Min | Max | Unit | |-----------------------------------------------------------------------------|-------------------------------|-----------------------|------------------------|------| | V <sub>DDI</sub> | Core Voltage | V <sub>SS</sub> - 0.5 | 2 | V | | V <sub>DDX</sub> | I/O Voltage | V <sub>SS</sub> - 0.5 | 3.6 | V | | XPWR12, XPWR32 | Oscillator Voltage | V <sub>SS</sub> - 0.5 | 3.6 | V | | V <sub>IN</sub> | Voltage applied to any pin | V <sub>SS</sub> - 0.5 | V <sub>DDX</sub> + 0.5 | V | | T <sub>CASE</sub> for:<br>Au1000-266MCC,<br>Au1000-400MCC,<br>Au1000-500MCC | Package operating temperature | 0 | 85 | ů | | T <sub>CASE</sub> for:<br>Au1000-266MCI | Package operating temperature | -40 | 100 | °C | | T <sub>S</sub> | Storage Temperature | -40 | 125 | °C | #### 11.1.1 Undershoot The minimum DC voltage on input or I/O pins is -0.5V. However, during voltage transitions, the device can tolerate undershoot to -2.0V for up to 20 ns, as shown in Figure 11-1. Figure 11-1. Voltage Undershoot Tolerances for Input and I/O Pins #### 11.1.2 Overshoot The maximum DC voltage on input or I/O pins is $(V_{DDX} + 0.5)$ V. However, during voltage transitions, the device can tolerate overshooting $V_{DDX}$ to $(V_{DDX} + 2.0)$ V for up to 20 ns, as shown in Figure 11-2. Figure 11-2. Voltage Overshoot Tolerances for Input and I/O Pins #### 11.2 Thermal Characteristics Table 11-2 shows the thermal characteristics for the Au1000 processor. Table 11-2. Thermal Characteristics | Parameter | Description | Value | Unit | |-----------------|--------------------------------------------------------------------------------------------------------------------|---------------|------| | $\Theta_{JA}$ | Thermal resistance from device junction to ambient. | 28.0 (Note 1) | °C/W | | Y <sub>JT</sub> | Thermal characterization parameter measured from device junction to top center of package. (See JESD51-2, Sec. 4.) | 4.4 | °C/W | Note 1. Measured without forced air—natural convection only. ## 11.3 DC Parameters Table 11-3 shows the DC parameters for the Au1000 processor. Unless otherwise designated all voltages are relative to $V_{SS}$ . The operating requirements for the power supply voltages ( $V_{DDX}$ and $V_{DDI}$ ) are given in the sections describing the DC characteristics for the different operating frequencies, beginning with Section 11.3.1 "Power and Voltage for 266, 400, and 500 MHz Rated Parts" on page 236. | Symbol | Parameter | Min | Nominal | Max | Unit | |------------------------------|----------------------------|------------------------|---------|------------------------|------| | V <sub>IHx</sub> | Input High Voltage | 2.4 | | | V | | V <sub>ILx</sub> | Input Low Voltage | | | 0.2 * V <sub>DDX</sub> | V | | V <sub>OHx</sub> @ 2 mA | Output High Voltage | 0.8 * V <sub>DDX</sub> | | | V | | V <sub>OLx</sub> @ 2 mA | Output Low Voltage | | | 0.2 * V <sub>DDX</sub> | V | | L <sub>I</sub> | Input Leakage Current | | | 5 | μΑ | | C <sub>IN</sub> | Input Capacitance (Note 1) | | 5 | | pF | | I <sub>XPWR12</sub> (Note 2) | XPWR12 Current | | 1 | 3 | mA | | I <sub>XPWR32</sub> (Note 2) | XPWR32 Current | | 1 | 3 | mA | Table 11-3. DC Parameters ## 11.3.1 Power and Voltage for 266, 400, and 500 MHz Rated Parts The tables that follow give the voltage and power parameters for the individual MHz rated parts. | Parameter | Min | Тур | Max | Unit | |-----------------------------------------------------|-----|-----|--------------|------| | V <sub>DDI</sub> | 1.4 | 1.5 | 1.6 | V | | V <sub>DDX</sub> , XPWR12, XPWR32 (Note 1) | 3.0 | 3.3 | 3.6 | V | | Power: V <sub>DDI</sub> | | 195 | 525 (Note 2) | mW | | Power: V <sub>DDX</sub> | | 105 | 325 (Note 2) | mW | | Idle Power (Note 3) | | 210 | | mW | | Sleep Current (V <sub>DDI</sub> = V <sub>SS</sub> ) | | | 50 | uA | Table 11-4. Voltage and Power Parameters for 266 MHz Part - Note 1. XPWR12 and XPWR32 should be connected to V<sub>DDX</sub>. For a description of this circuit connection, see the entries for XPWR12 and XPWR32 in Table 10-3 "Signal Descriptions" on page 219. - Note 2. While the maximum power numbers should be used when specifying a regulator for a system, the numbers are well above the typical power consumption because none of the power-saving design features (such as Idle, or the automatic system bus divider) are enabled. Note that because the particular application software and external loading affect the power consumption on a given system design, certain conditions may exist which could cause the maximum power consumption to be different than shown. - Note 3. *Idle power* is the power measured when the processor core is in the IDLE0 state. (IDLE0 maintains cache coherency by snooping the system bus; IDLE1 does not snoop the bus. Because caches are turned off during the IDLE1 state, IDLE1 consumes less power than IDLE0.) Typically the Idle state is entered during an operating system's wait loop in which the core has no processes to run. While the processor core is in Idle, clocks to the core are gated off; however, all registers retain their values, and the peripherals, DMA engine, and the interrupts remain active so that the system is still functional. Note 1. This parameter is by design and not tested. Note 2. Does not apply during Sleep. | Parameter | Min | Тур | Max | Unit | |-----------------------------------------------------|-----|-----|--------------|------| | V <sub>DDI</sub> | 1.4 | 1.5 | 1.6 | V | | V <sub>DDX</sub> , XPWR12, XPWR32 (Note 1) | 3.0 | 3.3 | 3.6 | V | | Power: V <sub>DDI</sub> | | 365 | 725 (Note 2) | mW | | Power: V <sub>DDX</sub> | | 135 | 465 (Note 2) | mW | | Idle Power (Note 3) | | 222 | | mW | | Sleep Current (V <sub>DDI</sub> = V <sub>SS</sub> ) | | | 50 | μΑ | Table 11-5. Voltage and Power Parameters for 400 MHz Part - Note 1. XPWR12 and XPWR32 should be connected to V<sub>DDX</sub>. For a description of this circuit connection, see the entries for XPWR12 and XPWR32 in Table 10-3 "Signal Descriptions" on page 219. - Note 2. While the maximum power numbers should be used when specifying a regulator for a system, the numbers are well above the typical power consumption because none of the power-saving design features (such as Idle, or the automatic system bus divider) are enabled. Note that because the particular application software and external loading affect the power consumption on a given system design, certain conditions may exist which could cause the maximum power consumption to be different than shown. - Note 3. *Idle power* is the power measured when the processor core is in the IDLE0 state. (IDLE0 maintains cache coherency by snooping the system bus; IDLE1 does not snoop the bus. Because caches are turned off during the IDLE1 state, IDLE1 consumes less power than IDLE0.) Typically the Idle state is entered during an operating system's wait loop in which the core has no processes to run. While the processor core is in Idle, clocks to the core are gated off; however, all registers retain their values, and the peripherals, DMA engine, and the interrupts remain active so that the system is still functional. | Parameter | Min | Тур | Max | Unit | |-----------------------------------------------------|------|-----|---------------|------| | V <sub>DDI</sub> | 1.71 | 1.8 | 1.89 | V | | V <sub>DDX</sub> , XPWR12, XPWR32 (Note 1) | 3.0 | 3.3 | 3.6 | V | | Power: V <sub>DDI</sub> | | 750 | 1300 (Note 2) | mW | | Power: V <sub>DDX</sub> | | 150 | 575 (Note 2) | mW | | Idle Power (Note 3) | | 347 | | mW | | Sleep Current (V <sub>DDI</sub> = V <sub>SS</sub> ) | | | 50 | μΑ | Table 11-6. Voltage and Power Parameters for 500 MHz Part - Note 1. XPWR12 and XPWR32 should be connected to V<sub>DDX</sub>. For a description of this circuit connection, see the entries for XPWR12 and XPWR32 in Table 10-3 "Signal Descriptions" on page 219. - Note 2. While the maximum power numbers should be used when specifying a regulator for a system, the numbers are well above the typical power consumption because none of the power-saving design features (such as Idle, or the automatic system bus divider) are enabled. Note that because the particular application software and external loading affect the power consumption on a given system design, certain conditions may exist which could cause the maximum power consumption to be different than shown. - Note 3. *Idle power* is the power measured when the processor core is in the IDLE0 state. (IDLE0 maintains cache coherency by snooping the system bus; IDLE1 does not snoop the bus. Because caches are turned off during the IDLE1 state, IDLE1 consumes less power than IDLE0.) Typically the Idle state is entered during an operating system's wait loop in which the core has no processes to run. While the processor core is in Idle, clocks to the core are gated off; however, all registers retain their values, and the peripherals, DMA engine, and the interrupts remain active so that the system is still functional. #### 11.4 AC Parameters This section describes the AC parameters for I/O devices in the Au1000 processor. Each class of output signal has different capacitive loads. As the capacitance on the load increases the propagation delay will increase. These specifications assume the maximum capacitive load to be 50 pF for all I/O signals other than the SDRAM interface. The timing of those signals which have synchronous relationships or have a defined requirement are given. The timing diagrams are shown to illustrate the timing only and should not necessarily be interpreted as the functional timing of the port. It is assumed that the timing and/or functionality of the protocol related to the port is adhered to by the external system. The protocol timing is not necessarily presented here and the appropriate section or specification should be referenced for complete functional timing parameters. Timing measurements are made from 50% threshold to 50% threshold. Certain timing parameters are based off of the internal system bus clock. When this is the case the symbol $T_{sys}$ is used. $T_{sys}$ is defined in nanoseconds as: $$T_{SVS} = SD/CPU$$ The symbol CPU should be interpreted as the CPU clock speed in MHz as set by the CPU PLL. See Section 7.1 "Clocks" on page 168 for details. The symbol SD is the system bus divider. See Section 7.4 "Power Management" on page 188 for details. #### 11.4.1 SDRAM Timing and Loading The SDRAM controller loading limits are as follows: - SDRAM outputs excluding the clocks and chip-selects can support a maximum capacitive load of 35 pF (six 5 pF gate loads and 5 pF representing the trace). - Each *clock* and each *chip-select* supports a maximum capacitive load of 15 pF (two 5 pF gate loads and 5 pF representing the trace). The SDRAM is a high speed interface. Reflection and propagation delays should be accounted for in the system design. As a general rule of thumb, unterminated etches should be kept to 6 inches or less. | Signal | Symbol | Parameter | Min | Max | Unit | |---------------------------------------------------------------------------------------------------|--------|-------------------------|-----------------------------|---------------------------|------| | SDCLK[n] | Tsdclk | SDCLK[n] Clock Cycle | 2 × | $T_{sys}$ | ns | | SDCS[n#], SDRAS#,<br>SDCAS#, SDWE#,<br>SDBA[1:0], SDA[12:0],<br>SDQM[3:0]#, SDD[31:0]<br>(output) | Tsdd | Delay from SDCLK[n] | $\frac{T_{sdelk}}{4} - 1.5$ | $\frac{T_{sdclk}}{4} + 2$ | ns | | SDD[31:0] (input) | Tsdsu | Data setup to SDCLK[n] | 3 | | ns | | SDD[31:0] (input) | Tsdh | Data hold from SDCLK[n] | 2 | | ns | Table 11-7. SDRAM Controller Interface Figure 11-3. SDRAM Timing ## 11.4.2 Static Bus Controller Timing The timing presented in registers **mem\_sttime**n are not presented here. The parameters in these registers are presented in a certain number of clock cycles and are accurate to within $\pm 2$ ns. | Signal | Symbol | Parameter | Min | Max | Unit | |------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|------| | RBEN[3:0]#, ROE#,<br>RAD[31:0], burstsize[2:0] | Trcd | Delay from RCSn#. | -2 | +2 | ns | | RD[31:0] (read) | Trsu | Data setup to RCSn# Trsu does not apply when EWAIT# is used to extend the cycle. | 15 | | ns | | RD[31:0] (read) | Trsue | Data setup to EWAIT#. Note that Trsue applies only when EWAIT# is used to extend the cycle. | 0 | | ns | | RD[31:0] (read) | Trh | Data hold from RCSn#. | 0 | | ns | | RD[31:0] (write) | Trod | Delay from RWE# to data out. | -2 | 2 | ns | | EWAIT# | Trwsu | EWAIT# setup to RCSn# for reads, or RWE# for writes. If EWAIT# does not meet this setup time the cycle will not be held. | 3 * T <sub>SYS</sub> + 15 | | ns | | RCS# (reads), RWE# (writes) | Trwd | Delay from EWAIT#. | 2 * T <sub>SYS</sub> | 3 * T <sub>SYS</sub> + 15 | | | burstsize[2:0] | Trbd | Delay from RCSn#. | | T <sub>SYS</sub> + 2 | | Table 11-8. Static RAM, I/O Device and Flash Timing Figure 11-4. Static RAM, I/O Device and Flash Timing Table 11-9. PCMCIA Timing | Signal | Symbol | Parameter | Min | Max | Unit | |----------------------------------------|--------|---------------------------------------------------------------------------------------------------------------|---------------|---------------|------| | PREG#, RAD[31:0],<br>RD[31:0] (output) | Tpcd | Delay from PCE[n]#. | -2 | +2 | ns | | PIOS16# | Tpios | PIOS16# setup to PIOR#, PIOW#. | 4 * Tsys + 15 | | ns | | PIOS16# | Tpioh | PIOS16# hold from PIOR#, PIOW#. | 0 | | ns | | ROE# | Tpoed | ROE# delay from POE#, PIOR#. | -2 | +2 | ns | | RD[15:0] (input) | Tpsu | Data setup to POE#, PIOR#. Note that Tpsu does not apply when PWAIT# is used to extend the cycle. | Tsys + 15 | | ns | | RD[15:0] (input) | Tpsup | Data setup to PWAIT#. Note that Tpsup applies only when PWAIT# is used to extend the cycle. | 0 | | ns | | RD[31:0] | Tph | Data hold from POE#, PIOR#. | 0 | | ns | | PWAIT# | Tpwsu | PWAIT# setup to POE#, PWE#, PIOR#, PIOW#. If PWAIT# does not meet this setup time the cycle will not be held. | | | ns | | POE#, PWE#, PIOR#,<br>PIOW# | Tpwd | POE#, PWE#, PIOR#, PIOW# delay from PWAIT#. | 3 * Tsys | 4 * Tsys + 15 | ns | Figure 11-5. PCMCIA Host Adapter Timing | Signal | Symbol | Parameter | Min | Max | Unit | |----------------------------------------|--------|----------------------------------------------------------------------|--------------------------|--------------------------|------| | LCLK | Ticlk | LCLK Period. This parameter is programmed in <b>mem_stcfg0</b> [D5]. | Tsys * 4 | Tsys * 5 | ns | | RCSn#, RAD[31:0],<br>RD[15:0] (output) | Tlcd | Delay from LCLK. | -2 | 2 | ns | | RD[15:0] (input) | Tlsu | Data setup to LRD[n]#. | Tsys + 15 | | ns | | RD[15:0] (input) | Tlh | Data hold from LRD[n]#. | 0 | | ns | | LWAIT# | Tlwsu | LWAIT# setup to LRD[n] for reads, or LWR[n]# for writes. | 4 * Tsys +<br>Tlclk + 15 | | ns | | | | If LWAIT# does not meet this setup time the cycle will not be held. | | | | | LRD[n]# (reads), LWR[n]# (writes) | Tlwd | Delay from LWAIT#. | | 4 * Tsys +<br>Tlclk + 15 | ns | Table 11-10. LCD Timing Figure 11-6. LCD Interface Timing # 11.4.3 GPIO Input Timing Requirements #### 11.4.3.1 GPIO Input Edge Rate For level-sensitive GPIO inputs, edge rates as slow as 5 ms can be used. Note that no hysteresis is used on the inputs so for edge-sensitive inputs (such as clocks and edge-triggered interrupts) use a 20-ns (or faster) edge rate to ensure that noise does not cause false edges as the signal transitions through the threshold region. #### 11.4.3.2 GPIO Interrupt Timing For system designs using GPIO signals as level-triggered interrupts, the signal level must be stable for at least 10 ns in order for a signal state change to be detected. See Table 11-11 and Figure 11-7. **Table 11-11. GPIO Timing for Interrupts** | Signal | Symbol | Parameter | Min | Max | Unit | |---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | GPIO[n] | Tmin | Minimum high or low time for interrupt. The level is programmable. This timing reflects the minimum active period for the level programmed. | 10 | | ns | Figure 11-7. GPIO Interrupt Timing ## 11.4.4 Peripheral Timing This section contains the electrical timing specifications for the integrated peripherals. # 11.4.4.1 Ethernet MII Timing Table 11-12. Ethernet MII Timing | Signal Symbol | | Parameter | Min Max | | Unit | |-------------------------------------------------------------------------------|------|---------------------------------------------------------------|------------------------------|-----|------| | N0TXCLK, N0RXCLK,<br>N1TXCLK, N1RXCLK | Teth | Ethernet transmit/receive clock cycle time (25% of data rate) | 40 ± 100 ppr<br>400 ± 100 pp | ns | | | | | Ethernet transmit/ receive clock duty cycle | 35 | 65 | % | | N0TXEN, N0TXD[3:0], Ted Delay from TXCLK to TXEN, TXD[3:0] N1TXEN, N1TXD[3:0] | | 0 | 25 | ns | | | NORXD[3:0], NORXDV, | Tesu | Setup time before RXCCLK for RXD, and RXDV | 10 | | ns | | N1RXD[3:0], N1RXDV | Teh | Hold time from RXCLK for RXD, and RXDV | 10 | | ns | | N0MDC, N1MDC | Tmdc | MDC cycle time | system bus clock / 160 | | | | | | MDC duty cycle | 40 | 60 | % | | N0MDIO, N1MDIO | Tmdd | Delay from MDC to MDIO | 0 | 300 | ns | | | Tmsu | Setup time before MDC for MDIO | 10 | | ns | | | Tmh | Hold time from MDC for MDIO | 10 | | ns | | | Tmz | Delay from MDC to MDIO TRI-STATE | 0 | 300 | ns | | NOCRS, NOCOL, N1CRS,<br>N1COL | Та | Minimum active time | | | | Figure 11-8. Ethernet MII Timing Diagram ## 11.4.4.2 I<sup>2</sup>S Timing Table 11-13. I<sup>2</sup>S Interface Timing | Signal | Symbol | Parameter | Min | Max | Unit | |---------------------------|-----------------------------------|---------------------------------------------------------------------------------|-----|-----|------| | I2SCLK | Ti2s | I <sup>2</sup> S interface clock cycle time | 40 | | ns | | | I <sup>2</sup> S clock duty cycle | | | 60 | % | | I2SDI, I2SDIO,<br>I2SWORD | Tid | Delay from I2SCLK to I2SDIO and I2SWORD on output (I2SDIO programmed as output) | 0 | 10 | ns | | | Tisu | Setup before I2SCLK on input (I2SDIO programmed as input) | 20 | | ns | | | Tih | Hold after I2SCLK on input (I2SDIO programmed as input) | 0 | | ns | **Note:** I2SDI and I2SDIO (as an input) are shown to have a 0 ns hold time relative to the falling edge. This design allows for the data source to transition data from the falling edge to the next data value. I2SDIO input and output timing is shown on the same signal. In practice, the signal direction can be programmed as only one or the other. Figure 11-9. I<sup>2</sup>S Timing Diagram ## 11.4.4.3 AC97 Timing Table 11-14. AC-Link Interface Timing | Signal | Symbol | Parameter | Min | Max | Unit | |----------------|--------|------------------------------------------------|----------------|-----------|------| | ACBCLK Tabc | | AC97 bit clock cycle time | 12.288 | (typical) | MHz | | | Tabh | AC97 bit clock high time | 36 | 45 | ns | | | Tabl | AC97 bit clock low time | 36 | 45 | ns | | ACSYNC | Tacs | AC97 sync cycle | 48 (typical) | | kHz | | | Tacsh | AC97 sync high time | 1.3 (typical) | | μs | | | Tacsl | AC97 sync low time | 19.5 (typical) | | μs | | ACSYNC<br>ACDO | Tad | Delay from ACBCLK to ACSYNC and ACDO on output | | 15 | ns | | ACDI | Tasu | Setup before ACBCLK for ACDI | 10 | | ns | | | Tah | Hold after ACBCLK for ACDI | 10 | | ns | **Note:** ACRST# is an asynchronous signal controlled by software through the register **ac97\_config**. It has no relationship to the other AC97 signals. Figure 11-10. AC-Link Timing Diagram #### 11.4.4.4 SSI Timing Table 11-15. Synchronous Serial Interface Timing | Signal | Symbol | Parameter | Min | Max | Unit | |--------|--------|---------------------------------------------------------------------------------------------------------------------|-----|--------------|------| | SnCLK | Tclk | Clock Period. This period is programmable.<br>See Section 6.8 "SSI Interfaces" on page<br>160 for more information. | 200 | | ns | | SnCLK | Tscd | SnDEN to clock delay | | Tclk + 10 ns | | | SnDEN | Tsed | SnCLK to SnDEN delay | | Tclk + 10 ns | | | SnDIN | Tssu | SnDIN setup to active edge of SnCLK | 30 | | ns | | SnDIN | Tsh | SnDIN hold from active edge of SnCLK | 10 | | ns | | SnDOUT | Tsd | SnDOUT delay from inactive edge of SnCLK | | 20 | ns | **Note:** The timing diagrams shown are for rising edge active SnCLK and active low SnDEN. Both parameters are programmable. Timing will apply to the relative active or inactive edge as stated in the timing table. The timing diagram is to represent timing only, it is not intended to represent the functionality of the port. Timing parameters for both SSI ports are identical. Only one set of timing is presented with the n representing either 0 or 1. Figure 11-11. SSI Timing Diagram # 11.4.4.5 EJTAG Interface Timing Table 11-16. EJTAG Interface Timing | Signal | Symbol | Parameter | Min | Max | Unit | |----------|--------|----------------------------------|-----|-----|------| | TCK | Tec | EJTAG TCK cycle time | 40 | | ns | | | Tech | TCK high time | 10 | | ns | | | Tecl | TCK low time | 10 | | ns | | TMS, TDI | Tesu | Setup before TCK for TMS and TDI | 5 | | ns | | | Teh | Hold after TCK for TMS and TDI | 3 | | ns | | TDO | Teco | Delay from TCK to TDO on output | | 15 | ns | | | Tecz | Delay from TCK to TDO TRI-STATE | | 15 | ns | | TRST# | Trstl | TRST# low time | 25 | | ns | Figure 11-12. EJTAG Timing Diagram # 11.5 Power-up and Reset Timing This section provides the timing specifications for the power-up sequence, and the hardware and runtime reset sequences. (See Section 8, "Power-up, Reset and Boot" for functional descriptions of the sequences.) ## 11.5.1 Power-up Sequence Timing **Table 11-17. Power-up Timing Parameters** | Parameter | Description | Min | Max | Unit | |-----------|-------------------------------------------------------|-----|-----|------| | Tvo | V <sub>DDX</sub> at 90% of nominal to VDDXOK asserted | 0 | | ns | | Tpen | VDDXOK asserted to PWR_EN driven high | | 30 | ns | | Tvi | PWR_EN to V <sub>DDI</sub> stable | | 20 | ms | Figure 11-13. Power-up Sequence # 11.5.2 Hardware Reset Timing **Table 11-18. Hardware Reset Timing Parameters** | Parameter | Description | Min | Тур | Max | |-----------|-----------------------------------------|--------|--------|---------------------| | Tvxr | VDDXOK asserted to RESETIN# de-asserted | 0 ns | | System<br>Dependent | | Tvl | VDDXOK low time | 1 µs | | | | Trstl | RESETIN# low time | 1 µs | | | | Tvro | RESETIN# to RESETOUT# delay | 600 ns | | See | | | MAX = max[750 ns, 170 ms - Tvxr] | | | Description | | Trocs | RESETOUT# to RCS0#/SDCS0# asserted. | | 135 ns | 1 µs | Figure 11-14. Hardware Reset Sequence # 11.5.3 Runtime Reset Timing Table 11-19. Runtime Reset Timing Parameters | Parameter | Description | Min | Тур | Max | |-----------|---------------------------------------------------------------------------------------------------|-------------------|-------|--------------------| | Trstl | RESETIN# low time | 1 µs | | | | Trof | RESETIN# falling to RESETOUT# falling Max: 25 ns + (0.5 * (CPU Clock/2)) | | | See<br>Description | | Tror | RESETIN# rising to RESETOUT# rising Max: 25 ns + (0.5 * (CPU Clock/2)) + (120 * CPU Clock) | 120 CPU<br>clocks | | See<br>Description | | Trocs | RESETOUT# to RCS0#/SDCS0# asserted. Note that the timing values shown assume a 400 MHz CPU clock. | | 65 ns | 500 ns | Figure 11-15. Runtime Reset Sequence ## 11.6 Asynchronous Signals GPIO - The GPIO signals are driven by software. Note, however, when GPIO signals are used as inputs, there are timing requirements to ensure signal state changes are recognized cleanly; see Section 11.4.3, "GPIO Input Timing Requirements". UART - All UART signals are asynchronous to other external signals. USB- All USB signals are asynchronous to other external signals. The USB protocol should be followed for appropriate operation. # 11.7 External Clock Specifications The EXTCLK[1:0] external clocks have a maximum frequency rating of $(F_{max} / 16)$ , where $F_{max}$ is the maximum frequency rating for the part. Table 11-20 provides the EXTCLK[1:0] specifications. Table 11-20. External Clock EXTCLK[1:0] Specifications | | 266 MHz | | 400 MHz | | 500 MHz | | | |------------------|---------|-------|---------|-----|---------|-------|------| | Characteristic | Min | Max | Min | Max | Min | Max | Unit | | Frequency | | 16.63 | | 25 | | 31.25 | MHz | | Frequency jitter | | 4 | | 4 | | 4 | % | | Duty cycle | 40 | 60 | 40 | 60 | 40 | 60 | % | # 11.8 Crystal Specifications Note that load capacitors for the external oscillators are integrated into the Au1000 processor so no external circuitry is required when using the specified crystal. For design layout considerations concerning the crystals, see Section 11.9.1, Crystal Layout. Table 11-21 provides the specification for the parallel resonant 12 MHz crystal to be placed between XTI12 and XTO12 and Table 11-22 provides the specification for the parallel resonant 32 kHz crystal to be placed between XTI32 and XTO32. Table 11-21. 12 MHz Crystal Specification | Specification | Min | Тур | Max | Unit | |---------------------------|--------|-----|------|------| | Resonant Frequency | 11 | 12 | 15 | MHz | | Frequency Stability | | | ±100 | ppm | | Motional Resistance | | | 60 | ohms | | Shunt Capacitance | | <5 | 7 | pF | | Load Capacitance (Note 1) | 8 | 12 | 20 | pF | | Drive Level | | | 100 | μW | | Crystal Type | AT Cut | | | | Note 1. This capacitance is integrated on the Au1000. Table 11-22. 32.768 kHz Crystal Specification | Specification | Min | Тур | Max | Unit | |------------------------------|-------------|--------|-----|------| | Resonant Frequency | | 32.768 | | kHz | | Equivalent Series Resistance | | | 50k | Ohms | | Shunt Capacitance | | 1.5 | 2.0 | pF | | Load Capacitance (Note 1) | 6 | | 12 | pF | | Motional Capacitance | | 3 | 4 | fF | | Drive Level | | | 1 | μW | | Quality Factor | 40k | | | | | Crystal Type | Tuning Fork | | | | Note 1. This capacitance is integrated on the Au1000. # 11.9 System Design Considerations This section provides information for system-level design issues. #### 11.9.1 Crystal Layout The crystal layouts are critical. Without using vias, place traces directly over a ground plane on the top layer with keep-outs on all surrounding sides. Trace lengths should be less than 0.5 inches, and trace widths should be set to the minimum signal trace width for the design. Be sure not to allow other signals to come within 0.025 inches of these sensitive analog signals. #### 11.9.2 Decoupling Recommendations This section provides recommendations for minimizing noise in a system. Note that specific decoupling requirements are system dependent. To filter noise on the power supplies, $V_{DDX}$ and $V_{DDI}$ , as well as XPWR12 and XPWR32, should be bypassed to ground using 10 $\mu$ F capacitors: For each of the four sides of the package, place a capacitor within 0.5 inches. To filter high-frequency noise, capacitors in the 10 nF range should be placed under the package: - For minimal high-frequency decoupling, use six to eight 10 nF capacitors. - For systems requiring a broader spectrum of high-frequency noise be filtered, use four 15 nF and four 6.8 nF capacitors. 30360D # Packaging, Pin Assignment and Ordering Information This chapter provides information about the Au1000 processor package and pinout, as well as providing ordering information. The contents of the chapter are organized as follows: - The package dimensions are shown in Figure 12-1 "Package Dimensions" on page 257. The Au1000 is packaged in a 324-pin LF-PBGA device. - Table 12-2 "Connection Diagram Top View" on page 259 (and continued on page 260) is the connection diagram showing the pin and signal placement on the package. For pins that provide multiple signal functions, the default signal is shown first followed by the alternate signal in parentheses. Note that the black square in the upper-left hand corner indicates where the device is keyed. - The pin assignment list sorted by pin number is Table 12-1 on page 261 - The pin assignment list sorted alphapetically by default signal is Table 12-2 on page 265. - The pin assignment listing for the alternate signals is Table 12-3 on page 268 (alphabetically sorted by alternate signal) - Ordering information is supplied on page 269. # 12.1 Mechanical Package #### NOTES - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010. - BALL DIAMETER IS MEASURED AT ITS MAXIMUM DIMENSION IN A PLANE PARALLEL TO DATUM C. 5 THIS PACKAGE MEETS JEDEC OUTLINE MO-192 REV E, VARIATION DAJ-1, WITH THE EXCEPTION OF THE BALL DIAMETER SIZE TOLERANCE AND COPLANARITY. Figure 12-1. Package Dimensions Figure 12-1. Package Dimensions (Continued) # 12.2 Pin Assignments. Figure 12-2. Connection Diagram — Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | |----|----------------------|---------------------|---------------------|----------------------|----------------------|------------------|----------------------|-----------------------|---------------------|---------------------|------------------|------------------| | Α | S0DOUT<br>(GPIO[16]) | U2RXD | S0CLK<br>(GPIO[17]) | I2SDIO<br>(GPIO[29]) | ACSYNC<br>(S1DOUT) | N0RXD1 | N0RXD2 | U0TXD<br>(GPIO[20]) | U2TXD<br>(GPIO[22]) | N0RXDV | N0TXEN | N1TXCLK | | В | USBH1M | USBDM<br>(USBH0M) | U1RXD | N0TXCLK | ACBCLK<br>(S1DIN) | N0RXD0 | I2SCLK<br>(GPIO[30]) | I2SWORD<br>(GPIO[31]) | U1TXD<br>(GPIO[21]) | N0RXCLK | N0COL | N0TXD1 | | С | GPIO[12]<br>(U3RI) | TCK | USBH1P | S0DEN<br>(GPIO[18]) | IRDATX<br>(GPIO[19]) | N0CRS | ACRST#<br>(S1DEN) | ACDO<br>(S1CLK) | N0RXD3 | U3TXD<br>(GPIO[23]) | N0TXD0 | N0TXD2 | | D | TDI | GPIO[11]<br>(U3DCD) | U0RXD | USBDP<br>(USBH0P) | U3RXD | ACDI | V <sub>DDX</sub> | V <sub>DDX</sub> | V <sub>DDX</sub> | $V_{DDI}$ | V <sub>DDI</sub> | V <sub>DDI</sub> | | E | TDO | GPIO[9]<br>(U3CTS) | GPIO[10]<br>(U3DSR) | IRDARX | | | | | | | | | | F | RCS2# | RCS3# | GPIO[8]<br>(I2SDI) | SODIN | | | | | | | | | | G | ROE# | RCS0# | RCS1# | $V_{DDX}$ | | | | | | | | | | Н | RBEN2# | RBEN3# | RWE# | $V_{DDX}$ | | | | | | | | | | J | RAD31 | RBEN0# | RBEN1# | $V_{DDX}$ | | | | | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | | K | RAD28 | RAD29 | RAD30 | $V_{DDI}$ | | | | | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | | L | RAD25 | RAD27 | RAD26 | $V_{DDI}$ | | | | | V <sub>SS</sub> | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | | M | RAD23 | RAD24 | RAD22 | $V_{DDI}$ | | | | | V <sub>SS</sub> | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | | N | RAD21 | RAD20 | RAD18 | $V_{DDX}$ | | | | | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | | Р | RAD19 | RAD17 | RAD15 | $V_{DDX}$ | | | | | V <sub>SS</sub> | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | | R | RAD16 | RAD14 | RAD10 | $V_{DDX}$ | | | | | | | | | | Т | RAD13 | RAD12 | RAD7 | $V_{DDX}$ | | | | | | | | | | U | RAD11 | RAD9 | RAD4 | RAD0 | | | | | | | | | | ٧ | RAD8 | RAD6 | RAD2 | RD23 | | | | | | | | | | w | RAD5 | RAD3 | RD30 | RD22 | RD19 | V <sub>DDX</sub> | V <sub>DDX</sub> | V <sub>DDX</sub> | V <sub>DDI</sub> | LCLK | V <sub>DDI</sub> | V <sub>DDI</sub> | | Υ | RAD1 | RD31 | RD26 | RD20 | RD16 | RD13 | RD10 | RD7 | RD3 | LWR1# | LRD1# | PCE1# | | AA | RD29 | RD27 | RD25 | RD18 | RD15 | RD12 | RD9 | RD6 | RD4 | RD0 | LWAIT# | LRD0# | | АВ | RD28 | RD24 | RD21 | RD17 | RD14 | RD11 | RD8 | RD5 | RD2 | RD1 | EWAIT# | LWR0# | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | Figure 12-2. Connection Diagram — Top View (Continued) | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | | |---------------------|-----------------------|-----------------------|----------------------|------------------------|----------------------|----------------------|----------|---------|-----------|----| | N0TXD3 | N1RXD0 | N1RXD1 | N0MDIO | GPIO[15]<br>(IRFIRSEL) | N1TXEN<br>(GPIO[24]) | N1TXD3<br>(GPIO[28]) | SDD0 | SDD3 | SDD5 | Α | | N1CRS | N0MDC | GPIO[14]<br>(U3DTR) | N1RXD3 | N1TXD0<br>(GPIO[25]) | N1RXDV | N1MDC | SDD1 | SDD4 | SDD6 | В | | GPIO[13]<br>(U3RTS) | N1RXD2 | N1RXCLK | N1TXD2<br>(GPIO[27]) | N1TXD1<br>(GPIO[26]) | N1COL | N1MDIO | SDD2 | SDD10 | SDD11 | С | | V <sub>DDI</sub> | $V_{DDX}$ | $V_{DDX}$ | $V_{DDX}$ | SDD9 | SDD8 | SDD7 | SDD12 | SDD13 | SDD14 | D | | | | | | | | V <sub>DDX</sub> | SDD15 | SDD16 | SDD17 | E | | | | | | | | V <sub>DDX</sub> | SDD18 | SDD19 | SDD20 | F | | | | | | | | V <sub>DDX</sub> | SDD21 | SDD22 | SDD23 | G | | | | | | | | V <sub>DDI</sub> | SDD24 | SDD25 | SDD26 | Н | | V <sub>SS</sub> | V <sub>SS</sub> | | | | | V <sub>DDI</sub> | SDD27 | SDD28 | SDD29 | J | | V <sub>SS</sub> | V <sub>SS</sub> | | | | | SDCLK0 | SDD30 | SDD31 | SDCS0# | ĸ | | V <sub>SS</sub> | V <sub>SS</sub> | | | | | SDCLK1 | SDCS1# | SDCS2# | SDWE# | L | | V <sub>SS</sub> | V <sub>SS</sub> | | | | | SDCLK2 | SDCAS# | SDCKE | SDRAS# | М | | V <sub>SS</sub> | V <sub>SS</sub> | | | | | V <sub>DDI</sub> | SDQM2# | SDQM1# | SDQM0# | N | | V <sub>SS</sub> | V <sub>SS</sub> | | | | | $V_{DDX}$ | SDBA1 | SDBA0 | SDQM3# | Р | | | | | | | | $V_{DDX}$ | SDA2 | SDA1 | SDA0 | R | | | | | | | | V <sub>DDX</sub> | SDA5 | SDA4 | SDA3 | Т | | | | | | | | V <sub>DDX</sub> | SDA8 | SDA7 | SDA6 | U | | | | | | | | SDA12 | SDA11 | SDA10 | SDA9 | ٧ | | GPIO[7] | GPIO[6]<br>(SMROMCKE) | V <sub>DDX</sub> | V <sub>DDX</sub> | V <sub>DDX</sub> | ROMSIZE | ROMSEL | TMS | VDDXOK | RESETOUT# | w | | PWE# | PIOR# | GPIO[5]<br>(DMA_REQ1) | TC1 | PWR_EN | GPIO[0] | XAGND12 | XPWR12 | TESTEN | TRST# | Υ | | PWAIT# | POE# | TC3 | TC2 | GPIO[3]<br>(EXTCLK1) | TC0 | GPIO[1] | RESETIN# | XAGND32 | XPWR32 | AA | | PCE2# | PREG# | PIOS16# | PIOW# | GPIO[4]<br>(DMA_REQ0) | GPIO[2]<br>(EXTCLK0) | XTI12 | XTO12 | XTI32 | XTO32 | АВ | | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | | Table 12-1. Pin Assignment — Sorted by Pin Number | Pin Number | Default Signal | Alternate Signal | |------------|----------------|------------------| | A1 | SODOUT | GPIO[16] | | A2 | U2RXD | | | A3 | S0CLK | GPIO[17] | | A4 | I2SDIO | GPIO[29] | | A5 | ACSYNC | S1DOUT | | A6 | N0RXD1 | | | A7 | N0RXD2 | | | A8 | U0TXD | GPIO[20] | | A9 | U2TXD | GPIO[22] | | A10 | NORXDV | | | A11 | NOTXEN | | | A12 | N1TXCLK | | | A13 | N0TXD3 | | | A14 | N1RXD0 | | | A15 | N1RXD1 | | | A16 | NOMDIO | | | A17 | GPIO[15] | IRFIRSEL | | A18 | N1TXEN | GPIO[24] | | A19 | N1TXD3 | GPIO[28] | | A20 | SDD0 | Of TO[20] | | A21 | SDD3 | | | A22 | SDD5 | | | B1 | USBH1M | | | B2 | USBDM | USBH0M | | B3 | U1RXD | USBI IOW | | B4 | NOTXCLK | | | B5 | ACBCLK | S1DIN | | B6 | NORXD0 | STOIN | | B7 | I2SCLK | GPIO[30] | | B8 | I2SWORD | GPIO[30] | | В9 | U1TXD | GPIO[31] | | B10 | NORXCLK | GFIO[21] | | B11 | N0COL | | | | N0TXD1 | | | B12<br>B13 | N1CRS | | | | | | | B14 | N0MDC | LISDTD | | B15 | GPIO[14] | U3DTR | | B16 | N1RXD3 | CDIO[25] | | B17 | N1TXD0 | GPIO[25] | | B18 | N1RXDV | | | B19 | N1MDC | | | B20 | SDD1 | | | B21 | SDD4 | | | B22 | SDD6 | Lucas | | C1 | GPIO[12] | U3RI | | C2 | TCK | | | C3 | USBH1P | | | C4 | SODEN | GPIO[18] | | Pin Number | Default Signal | Alternate Signal | |------------|------------------|------------------| | C5 | IRDATX | GPIO[19] | | C6 | N0CRS | | | C7 | ACRST# | S1DEN | | C8 | ACDO | S1CLK | | C9 | N0RXD3 | | | C10 | U3TXD | GPIO[23] | | C11 | N0TXD0 | | | C12 | N0TXD2 | | | C13 | GPIO[13] | U3RTS | | C14 | N1RXD2 | | | C15 | N1RXCLK | | | C16 | N1TXD2 | GPIO[27] | | C17 | N1TXD1 | GPIO[26] | | C18 | N1COL | | | C19 | N1MDIO | | | C20 | SDD2 | | | C21 | SDD10 | | | C22 | SDD11 | | | D1 | TDI | | | D2 | GPIO[11] | U3DCD | | D3 | U0RXD | | | D4 | USBDP | USBH0P | | D5 | U3RXD | | | D6 | ACDI | | | D7 | V <sub>DDX</sub> | | | D8 | $V_{DDX}$ | | | D9 | V <sub>DDX</sub> | | | D10 | V <sub>DDI</sub> | | | D11 | V <sub>DDI</sub> | | | D12 | V <sub>DDI</sub> | | | D13 | V <sub>DDI</sub> | | | D14 | $V_{DDX}$ | | | D15 | $V_{DDX}$ | | | D16 | $V_{DDX}$ | | | D17 | SDD9 | | | D18 | SDD8 | | | D19 | SDD7 | | | D20 | SDD12 | | | D21 | SDD13 | | | D22 | SDD14 | | | E1 | TDO | | | E2 | GPIO[9] | U3CTS | | E3 | GPIO[10] | U3DSR | | E4 | IRDARX | | | E19 | V <sub>DDX</sub> | | | E20 | SDD15 | | | E21 | SDD16 | | Table 12-1. Pin Assignment — Sorted by Pin Number (Continued) | Pin Number | Default Signal | Alternate Signal | |------------|------------------|------------------| | E22 | SDD17 | | | F1 | RCS2# | | | F2 | RCS3# | | | F3 | GPIO[8] | I2SDI | | F4 | SODIN | | | F19 | $V_{DDX}$ | | | F20 | SDD18 | | | F21 | SDD19 | | | F22 | SDD20 | | | G1 | ROE# | | | G2 | RCS0# | | | G3 | RCS1# | | | G4 | $V_{DDX}$ | | | G19 | $V_{DDX}$ | | | G20 | SDD21 | | | G21 | SDD22 | | | G22 | SDD23 | | | H1 | RBEN2# | | | H2 | RBEN3# | | | H3 | RWE# | | | H4 | $V_{DDX}$ | | | H19 | V <sub>DDI</sub> | | | H20 | SDD24 | | | H21 | SDD25 | | | H22 | SDD26 | | | J1 | RAD31 | | | J2 | RBEN0# | | | J3 | RBEN1# | | | J4 | $V_{DDX}$ | | | J9 | V <sub>SS</sub> | | | J10 | V <sub>SS</sub> | | | J11 | V <sub>SS</sub> | | | J12 | V <sub>SS</sub> | | | J13 | V <sub>SS</sub> | | | J14 | V <sub>SS</sub> | | | J19 | $V_{DDI}$ | | | J20 | SDD27 | | | J21 | SDD28 | | | J22 | SDD29 | | | K1 | RAD28 | | | K2 | RAD29 | | | K3 | RAD30 | | | K4 | V <sub>DDI</sub> | | | K9 | V <sub>SS</sub> | | | K10 | V <sub>SS</sub> | | | K11 | V <sub>SS</sub> | | | Pin Number | Default Signal | Alternate Signal | |------------|------------------|------------------| | K12 | $V_{SS}$ | | | K13 | V <sub>SS</sub> | | | K14 | V <sub>SS</sub> | | | K19 | SDCLK0 | | | K20 | SDD30 | | | K21 | SDD31 | | | K22 | SDCS0# | | | L1 | RAD25 | | | L2 | RAD27 | | | L3 | RAD26 | | | L4 | $V_{DDI}$ | | | L9 | V <sub>SS</sub> | | | L10 | V <sub>SS</sub> | | | L11 | V <sub>SS</sub> | | | L12 | V <sub>SS</sub> | | | L13 | V <sub>SS</sub> | | | L14 | V <sub>SS</sub> | | | L19 | SDCLK1 | | | L20 | SDCS1# | | | L21 | SDCS1# | | | L22 | SDWE# | | | M1 | RAD23 | | | M2 | RAD24 | | | M3 | RAD22 | | | M4 | V <sub>DDI</sub> | | | M9 | V <sub>SS</sub> | | | M10 | V <sub>SS</sub> | | | M11 | V <sub>SS</sub> | | | M12 | V <sub>SS</sub> | | | M13 | V <sub>SS</sub> | | | M14 | V <sub>SS</sub> | | | M19 | SDCLK2 | | | M20 | SDCAS# | | | M21 | SDCKE | | | M22 | SDRAS# | | | N1 | RAD21 | | | N2 | RAD20 | | | N3 | RAD18 | | | N4 | V <sub>DDX</sub> | | | N9 | V <sub>SS</sub> | | | N10 | V <sub>SS</sub> | | | N11 | V <sub>SS</sub> | | | N12 | V <sub>SS</sub> | | | N13 | V <sub>SS</sub> | | | N14 | V <sub>SS</sub> | | | L | - 33 | | Table 12-1. Pin Assignment — Sorted by Pin Number (Continued) | Pin Number | Default Signal | Alternate Signal | |------------|------------------|------------------| | N19 | V <sub>DDI</sub> | | | N20 | SDQM2# | | | N21 | SDQM1# | | | N22 | SDQM0# | | | P1 | RAD19 | | | P2 | RAD17 | | | P3 | RAD15 | | | P4 | V <sub>DDX</sub> | | | P9 | V <sub>SS</sub> | | | P10 | V <sub>SS</sub> | | | P11 | V <sub>SS</sub> | | | P12 | V <sub>SS</sub> | | | P13 | V <sub>SS</sub> | | | P14 | | | | | V <sub>SS</sub> | | | P19 | V <sub>DDX</sub> | | | P20 | SDBA1 | | | P21 | SDBA0 | | | P22 | SDQM3# | | | R1 | RAD16 | | | R2 | RAD14 | | | R3 | RAD10 | | | R4 | $V_{DDX}$ | | | R19 | $V_{DDX}$ | | | R20 | SDA2 | | | R21 | SDA1 | | | R22 | SDA0 | | | T1 | RAD13 | | | T2 | RAD12 | | | T3 | RAD7 | | | T4 | $V_{DDX}$ | | | T19 | $V_{DDX}$ | | | T20 | SDA5 | | | T21 | SDA4 | | | T22 | SDA3 | | | U1 | RAD11 | | | U2 | RAD9 | | | U3 | RAD4 | | | U4 | RAD0 | | | U19 | $V_{DDX}$ | | | U20 | SDA8 | | | U21 | SDA7 | | | U22 | SDA6 | | | V1 | RAD8 | | | V2 | RAD6 | | | V3 | RAD2 | | | V4 | RD23 | | | V19 | SDA12 | | | Pin Number | Default Signal | Alternate Signal | |------------|------------------|------------------| | V20 | SDA11 | | | V21 | SDA10 | | | V22 | SDA9 | | | W1 | RAD5 | | | W2 | RAD3 | | | W3 | RD30 | | | W4 | RD22 | | | W5 | RD19 | | | W6 | $V_{DDX}$ | | | W7 | $V_{DDX}$ | | | W8 | $V_{DDX}$ | | | W9 | $V_{DDI}$ | | | W10 | LCLK | | | W11 | V <sub>DDI</sub> | | | W12 | V <sub>DDI</sub> | | | W13 | GPIO[7] | | | W14 | GPIO[6] | SMROMCKE | | W15 | $V_{DDX}$ | | | W16 | $V_{DDX}$ | | | W17 | $V_{DDX}$ | | | W18 | ROMSIZE | | | W19 | ROMSEL | | | W20 | TMS | | | W21 | VDDXOK | | | W22 | RESETOUT# | | | Y1 | RAD1 | | | Y2 | RD31 | | | Y3 | RD26 | | | Y4 | RD20 | | | Y5 | RD16 | | | Y6 | RD13 | | | Y7 | RD10 | | | Y8 | RD7 | | | Y9 | RD3 | | | Y10 | LWR1# | | | Y11 | LRD1# | | | Y12 | PCE1# | | | Y13 | PWE# | | | Y14 | PIOR# | | | Y15 | GPIO[5] | DMA_REQ1 | | Y16 | TC1 | | | Y17 | PWR_EN | | | Y18 | GPIO[0] | | | Y19 | XAGND12 | | | Y20 | XPWR12 | | | Y21 | TESTEN | | | Y22 | TRST# | | Table 12-1. Pin Assignment — Sorted by Pin Number (Continued) | Pin Number | Default Signal | Alternate Signal | |------------|----------------|------------------| | AA1 | RD29 | | | AA2 | RD27 | | | AA3 | RD25 | | | AA4 | RD18 | | | AA5 | RD15 | | | AA6 | RD12 | | | AA7 | RD9 | | | AA8 | RD6 | | | AA9 | RD4 | | | AA10 | RD0 | | | AA11 | LWAIT# | | | AA12 | LRD0# | | | AA13 | PWAIT# | | | AA14 | POE# | | | AA15 | TC3 | | | AA16 | TC2 | | | AA17 | GPIO[3] | EXTCLK1 | | AA18 | TC0 | | | AA19 | GPIO[1] | | | AA20 | RESETIN# | | | AA21 | XAGND32 | | | AA22 | XPWR32 | | | Pin Number | Default Signal | Alternate Signal | |------------|----------------|------------------| | AB1 | RD28 | | | AB2 | RD24 | | | AB3 | RD21 | | | AB4 | RD17 | | | AB5 | RD14 | | | AB6 | RD11 | | | AB7 | RD8 | | | AB8 | RD5 | | | AB9 | RD2 | | | AB10 | RD1 | | | AB11 | EWAIT# | | | AB12 | LWR0# | | | AB13 | PCE2# | | | AB14 | PREG# | | | AB15 | PIOS16 | | | AB16 | PIOW# | | | AB17 | GPIO[4] | DMA_REQ0 | | AB18 | GPIO[2] | EXTCLK0 | | AB19 | XTI12 | | | AB20 | XTO12 | | | AB21 | XTI32 | | | AB22 | XTO32 | | Table 12-2. Pin Assignment — Sorted Alphabetically by Default Signal | ACBCLK S1DIN B5 ACDI D6 D6 ACDO S1CLK C8 ACDO S1DEN C7 ACSYNC S1DOUT A5 EWAIT# AB11 GPIO[0] GPIO[1] AA19 GPIO[2] GPIO[2] EXTCLKO AB18 GPIO[3] EXTCLK1 AA17 GPIO[4] DMA_REQ0 AB17 GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[6] SMROMCKE W14 GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[31] B8 | Default Signal | Alternate Signal | Pin Number | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|------------| | ACDO S1CLK C8 ACRST# S1DEN C7 ACSYNC S1DOUT A5 EWAIT# AB11 AB11 GPIO[0] Y18 AB11 GPIO[1] AA19 AB18 GPIO[2] EXTCLK0 AB18 GPIO[3] EXTCLK1 AA17 GPIO[4] DMA_REQ0 AB17 GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[6] SMROMCKE W14 GPIO[7] W13 GPIO[8] GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[1] U3DSR E3 GPIO[1] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SOLK GPIO[30] B7 I2SUOIO GPIO[31] B8 | ACBCLK | S1DIN | B5 | | ACRST# S1DEN C7 ACSYNC S1DOUT A5 EWAIT# AB11 AB11 GPIO[0] Y18 AB11 GPIO[1] AA19 AB18 GPIO[2] EXTCLK0 AB18 GPIO[3] EXTCLK1 AA17 GPIO[4] DMA_REQ0 AB17 GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[6] SMROMCKE W14 GPIO[7] W13 GPIO[8] GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[9] U3CTS E2 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[29] A4 I2SWORD GPIO[31] B8 | ACDI | | D6 | | ACSYNC S1DOUT A5 EWAIT# AB11 GPIO[0] Y18 GPIO[1] AA19 GPIO[2] EXTCLK0 AB18 GPIO[3] EXTCLK1 AA17 GPIO[4] DMA_REQ0 AB17 GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[7] W13 GPIO[8] GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[9] U3CTS E2 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SUOIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 IRDARX E4 IRDAR | ACDO | S1CLK | C8 | | ACSYNC S1DOUT A5 EWAIT# AB11 GPIO[0] Y18 GPIO[1] AA19 GPIO[2] EXTCLK0 AB18 GPIO[3] EXTCLK1 AA17 GPIO[4] DMA_REQ0 AB17 GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[7] W13 GPIO[8] GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[9] U3CTS E2 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SUOIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 IRDARX E4 IRDAR | ACRST# | S1DEN | C7 | | EWAIT# AB11 GPIO[0] Y18 GPIO[1] AA19 GPIO[2] EXTCLK0 AB18 GPIO[3] EXTCLK1 AA17 GPIO[4] DMA_REQ0 AB17 GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[6] SMROMCKE W14 GPIO[7] W13 GPIO[8] GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[9] U3CTS E2 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SUORD GPIO[31] B8 IRDARX E4 IRDARX E4 IR | ACSYNC | | _ | | GPIO[0] Y18 GPIO[1] AA19 GPIO[2] EXTCLK0 AB18 GPIO[3] EXTCLK1 AA17 GPIO[4] DMA_REQ0 AB17 GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[6] SMROMCKE W14 GPIO[7] W13 GPIO[8] GPIO[8] I2SDI F3 GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[9] U3DRR E3 GPIO[10] U3DRR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SCLK GPIO[29] A4 I2SWORD GPIO[31] B8 IRDATX GPIO[49] C5 LCLK | | | AB11 | | GPIO[1] AA19 GPIO[2] EXTCLKO AB18 GPIO[3] EXTCLK1 AA17 GPIO[4] DMA_REQ0 AB17 GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[1] U3DTR E3 GPIO[12] U3RI C13 GPIO[13] U3DTR B15 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SOLK GPIO[30] B7 I2SOLK GPIO[30] B7 <td></td> <td></td> <td>Y18</td> | | | Y18 | | GPIO[2] EXTCLK0 AB18 GPIO[3] EXTCLK1 AA17 GPIO[4] DMA_REQ0 AB17 GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[9] U3CTS E2 GPIO[11] U3DSR E3 GPIO[12] U3RI C1 GPIO[13] U3RI C1 GPIO[13] U3RI C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SOLK GPIO[30] B7 I2SOLK GPIO[30] <td< td=""><td></td><td></td><td>_</td></td<> | | | _ | | GPIO[3] EXTCLK1 AA17 GPIO[4] DMA_REQ0 AB17 GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[6] SMROMCKE W14 GPIO[6] SMROMCKE W14 GPIO[7] W13 W13 GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[9] U3DSR E3 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[13] U3DTR B15 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SUCK GPIO[31] B8 IRDARX E4 IRDARX E4 IRDARX E4 IRDARX E4 IRDBARX E4 IRDBARX | | EXTCLK0 | AB18 | | GPIO[4] DMA_REQ0 AB17 GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[7] W13 GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[13] U3DTR B15 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 W10 LRDARX E4 W10 LRD0# AA12 W11 LRD0# AA12 W11 LWR1# Y11 Y11 LWR0# AB12 W11 LWR1# Y10 N0COL B14 N0MDIO | | EXTCLK1 | AA17 | | GPIO[5] DMA_REQ1 Y15 GPIO[6] SMROMCKE W14 GPIO[7] W13 GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SWORD GPIO[29] A4 I2SWORD GPIO[29] A4 I2SWORD GPIO[19] C5 LCLK W10 W10 LRDARX E4 W10 LRDARX GPIO[19] C5 LCLK W10 W10 LRD1# Y11 LWR1# Y11 LWR0# AA12 LWR1# Y10 NOCAL B11 N0CCL B1 | | DMA_REQ0 | AB17 | | GPIO[6] SMROMCKE W14 GPIO[7] W13 GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[12] U3RIS C13 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 W10 LRDAX E4 W10 LRD0# AA12 C5 LCLK W10 W10 LRD0# AA12 LWR1# LWR0# AA12 LWR1# LWR0# AA11 LWR0# NOCCL B11 NOCRS C6 NOMDC B14 NOMDIO A16 | | | Y15 | | GPIO[7] W13 GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 IRDARX E4 IRDARX GPIO[19] C5 LCLK W10 LRD0# AA12 LRD1# Y11 LWAIT# AA11 LWR0# AA812 LWR1# Y10 NOCOL B11 NOCRS C6 NOMDC B14 NORXD1 A6 NORXD2 A7 <t< td=""><td></td><td>SMROMCKE</td><td></td></t<> | | SMROMCKE | | | GPIO[8] I2SDI F3 GPIO[9] U3CTS E2 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 IRDARX IRDARX E4 W10 LCLK W10 C5 LCLK W10 AA12 LRD1# Y11 Y11 LWAIT# AA12 AA11 LWR0# AA2 AB12 LWR1# Y10 NOCOL NOCS C6 NOMDC NOMDC B14 NOMDIO NORXD1 A6 NORXD2 NORXD2 | | | W13 | | GPIO[9] U3CTS E2 GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 IRDATX IRDATX GPIO[19] C5 LCLK W10 W10 LRD0# AA12 LRD1# LRD1# Y11 Y11 LWR0# AA212 LWR1# LWR1# Y10 NOCOL B11 NOCOL B11 NOCRS C6 NOMDC NOMDC B14 NOMDIO NORXD1 A6 NORXD2 NORXD2 A7 NORXD3 C9 NORXD0 C11 <t< td=""><td></td><td>I2SDI</td><td>F3</td></t<> | | I2SDI | F3 | | GPIO[10] U3DSR E3 GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 W10 LCLK W10 C5 LCLK W10 AA12 LRD0# AA12 AA11 LWR0# AA812 LWR1# LWR1# Y10 NOCOL NOCOL B11 NOCRS C6 NOMDIO A16 NORXCLK B10 NORXCLK NORXD0 B6 NORXD1 A6 NORXD2 A7 NORXD3 C9 NORXDV A10 NOTXD1 B12 NOTXD2 C12 | | | | | GPIO[11] U3DCD D2 GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 IRDARX IRDATX GPIO[19] C5 LCLK W10 AA12 LRD1# Y11 Y11 LWAIT# AA11 AA11 LWR0# AA512 AA11 LWR0# AB12 AB12 LWR1# Y10 NOCOL NOCOL B11 NOCRS C6 NOMDC B14 NOMDC B14 NORXOL NORXOLK B10 NORXD0 B6 NORXD1 A6 NORXD2 A7 NORXD3 C9 NORXD0 A10 | | | E3 | | GPIO[12] U3RI C1 GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 IRDARX IRDATX GPIO[19] C5 LCLK W10 W10 LRD0# AA12 LRD1# LRD1# Y11 LWR0# LWR0# AA11 LWR0# LWR1# Y10 NOCOL NOCOL B11 NOCRS C6 NOMDC B14 NOMDC B14 NOMDIO NORXD1 A6 NORXD2 A7 NORXD3 C9 NORXDV A10 NOTXCLK B4 NOTXD1 B12 NOTXD2 C12 | | U3DCD | D2 | | GPIO[13] U3RTS C13 GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 E4 IRDATX GPIO[19] C5 LCLK W10 A12 LRD0# AA12 LRD1# LWR1# Y11 AA11 LWR0# AB12 LWR1# LWR1# Y10 NOCOL NOCOL B11 NOCRS C6 NOMDC B14 NOMDIO A16 NORXCLK NORXD1 A6 NORXD2 A7 NORXD3 C9 NORXDV A10 NOTXCLK B4 NOTXD1 B12 NOTXD2 C12 | | U3RI | C1 | | GPIO[14] U3DTR B15 GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 IRDATX GPIO[19] C5 LCLK W10 LRD0# LRD0# AA12 LRD1# LRD1# Y11 LWR0# LWR0# AB12 LWR1# LWR1# Y10 NOCOL NOCOL B11 NOCRS C6 NOMDIO A16 NORXCLK B10 NORXCLK NORXD0 B6 NORXD1 NORXD1 A6 A7 NORXD3 C9 NORXDV NORXDV A10 NOTXCLK B4 NOTXD1 B12 NOTXD2 C12 | | | C13 | | GPIO[15] IRFIRSEL A17 I2SCLK GPIO[30] B7 I2SDIO GPIO[29] A4 I2SWORD GPIO[31] B8 IRDARX E4 E4 IRDATX GPIO[19] C5 LCLK W10 W10 LRD0# AA12 LRD1# LRD1# Y11 LWR0# LWR0# AB12 LWR1# LWR1# Y10 NOCOL NOCOL B11 NOCRS C6 NOMDIO A16 NORXS C6 NOMDIO NORXCLK B10 NORXD1 A6 NORXD2 A7 NORXD3 C9 NORXDV A10 NOTXCLK B4 NOTXD0 C11 NOTXD1 B12 NOTXD2 C12 | | U3DTR | | | I2SCLK | | IRFIRSEL | | | I2SDIO | | | | | IZSWORD GPIO[31] B8 IRDARX E4 IRDATX GPIO[19] C5 LCLK W10 LRD0# AA12 LRD1# Y11 LWAIT# AA11 LWR0# AB12 LWR1# Y10 N0COL B11 N0CRS C6 N0MDC B14 N0MDIO A16 N0RXCLK B10 N0RXD1 A6 N0RXD2 A7 N0RXD3 C9 N0RXDV A10 N0TXCLK B4 N0TXD0 C11 N0TXD1 B12 N0TXD2 C12 | I2SDIO | | A4 | | IRDARX | | | | | LCLK W10 LRD0# AA12 LRD1# Y11 LWAIT# AA11 LWR0# AB12 LWR1# Y10 N0COL B11 N0CRS C6 N0MDC B14 N0MDIO A16 N0RXCLK B10 N0RXCLK B10 N0RXD0 B6 N0RXD1 A6 N0RXD2 A7 N0RXD3 C9 N0RXDV A10 N0TXCLK B4 N0TXD0 C11 N0TXD1 B12 N0TXD1 B12 NOTXD2 C12 | | | E4 | | LCLK W10 LRD0# AA12 LRD1# Y11 LWAIT# AA11 LWR0# AB12 LWR1# Y10 NOCOL B11 NOCRS C6 NOMDC B14 NOMDIO A16 NORXCLK B10 NORXD0 B6 NORXD1 A6 NORXD2 A7 NORXD3 C9 NORXDV A10 NOTXCLK B4 NOTXD0 C11 NOTXD1 B12 NOTXD2 C12 | IRDATX | GPIO[19] | C5 | | LRD0# AA12 LRD1# Y11 LWAIT# AA11 LWR0# AB12 LWR1# Y10 N0COL B11 N0CRS C6 N0MDC B14 N0MDIO A16 N0RXCLK B10 N0RXD0 B6 N0RXD1 A6 N0RXD2 A7 N0RXD3 C9 N0RXDV A10 N0TXCLK B4 N0TXD0 C11 N0TXD1 B12 N0TXD2 C12 | LCLK | | | | LWAIT# AA11 LWR0# AB12 LWR1# Y10 NOCOL B11 NOCRS C6 NOMDC B14 NOMDIO A16 NORXCLK B10 NORXD0 B6 NORXD1 A6 NORXD2 A7 NORXD3 C9 NORXDV A10 NOTXCLK B4 NOTXD0 C11 NOTXD1 B12 NOTXD2 C12 | | | | | LWR0# AB12 LWR1# Y10 N0COL B11 N0CRS C6 N0MDC B14 N0MDIO A16 N0RXCLK B10 N0RXD0 B6 N0RXD1 A6 N0RXD2 A7 N0RXD3 C9 N0RXDV A10 N0TXCLK B4 N0TXD0 C11 N0TXD1 B12 N0TXD2 C12 | LRD1# | | Y11 | | LWR0# AB12 LWR1# Y10 N0COL B11 N0CRS C6 N0MDC B14 N0MDIO A16 N0RXCLK B10 N0RXD0 B6 N0RXD1 A6 N0RXD2 A7 N0RXD3 C9 N0RXDV A10 N0TXCLK B4 N0TXD0 C11 N0TXD1 B12 N0TXD2 C12 | LWAIT# | | AA11 | | NOCOL B11 NOCRS C6 NOMDC B14 NOMDIO A16 NORXCLK B10 NORXD0 B6 NORXD1 A6 NORXD2 A7 NORXD3 C9 NORXDV A10 NOTXCLK B4 NOTXD0 C11 NOTXD1 B12 NOTXD2 C12 | | | AB12 | | NOCOL B11 NOCRS C6 NOMDC B14 NOMDIO A16 NORXCLK B10 NORXD0 B6 NORXD1 A6 NORXD2 A7 NORXD3 C9 NORXDV A10 NOTXCLK B4 NOTXD0 C11 NOTXD1 B12 NOTXD2 C12 | LWR1# | | Y10 | | N0MDC B14 N0MDIO A16 N0RXCLK B10 N0RXD0 B6 N0RXD1 A6 N0RXD2 A7 N0RXD3 C9 N0RXDV A10 N0TXCLK B4 N0TXD0 C11 N0TXD1 B12 N0TXD2 C12 | | | | | N0MDIO A16 N0RXCLK B10 N0RXD0 B6 N0RXD1 A6 N0RXD2 A7 N0RXD3 C9 N0RXDV A10 N0TXCLK B4 N0TXD0 C11 N0TXD1 B12 N0TXD2 C12 | N0CRS | | C6 | | NORXCLK B10 NORXD0 B6 NORXD1 A6 NORXD2 A7 NORXD3 C9 NORXDV A10 NOTXCLK B4 NOTXD0 C11 NOTXD1 B12 NOTXD2 C12 | N0MDC | | B14 | | N0RXD0 B6 N0RXD1 A6 N0RXD2 A7 N0RXD3 C9 N0RXDV A10 N0TXCLK B4 N0TXD0 C11 N0TXD1 B12 N0TXD2 C12 | NOMDIO | | A16 | | N0RXD1 A6 N0RXD2 A7 N0RXD3 C9 N0RXDV A10 N0TXCLK B4 N0TXD0 C11 N0TXD1 B12 N0TXD2 C12 | N0RXCLK | | | | N0RXD1 A6 N0RXD2 A7 N0RXD3 C9 N0RXDV A10 N0TXCLK B4 N0TXD0 C11 N0TXD1 B12 N0TXD2 C12 | N0RXD0 | | B6 | | N0RXD2 A7 N0RXD3 C9 N0RXDV A10 N0TXCLK B4 N0TXD0 C11 N0TXD1 B12 N0TXD2 C12 | | | | | NORXDV A10 NOTXCLK B4 NOTXD0 C11 NOTXD1 B12 NOTXD2 C12 | N0RXD2 | | A7 | | NOTXCLK B4 NOTXD0 C11 NOTXD1 B12 NOTXD2 C12 | N0RXD3 | | C9 | | N0TXD0 C11 N0TXD1 B12 N0TXD2 C12 | N0RXDV | | A10 | | N0TXD1 B12 N0TXD2 C12 | N0TXCLK | | B4 | | N0TXD1 B12 N0TXD2 C12 | N0TXD0 | | C11 | | N0TXD2 C12 | | | | | <u> </u> | | | | | | | | | | Default Signal | Alternate Signal | Pin Number | |----------------|------------------|------------| | NOTXEN | | A11 | | N1COL | | C18 | | N1CRS | | B13 | | N1MDC | | B19 | | N1MDIO | | C19 | | N1RXCLK | | C15 | | N1RXD0 | | A14 | | N1RXD1 | | A15 | | N1RXD2 | | C14 | | N1RXD3 | | B16 | | N1RXDV | | B18 | | N1TXCLK | | A12 | | N1TXD0 | GPIO[25] | B17 | | N1TXD1 | GPIO[26] | C17 | | N1TXD2 | GPIO[27] | C16 | | N1TXD3 | GPIO[28] | A19 | | N1TXEN | GPIO[24] | A18 | | PCE1# | | Y12 | | PCE2# | | AB13 | | PIOR# | | Y14 | | PIOS16# | | AB15 | | PIOW# | | AB16 | | POE# | | AA14 | | PREG# | | AB14 | | PWAIT# | | AA13 | | PWE# | | Y13 | | PWR_EN | | Y17 | | RAD0 | | U4 | | RAD1 | | Y1 | | RAD2 | | V3 | | RAD3 | | W2 | | RAD4 | | U3 | | RAD5 | | W1 | | RAD6 | | V2 | | RAD7 | | Т3 | | RAD8 | | V1 | | RAD9 | | U2 | | RAD10 | | R3 | | RAD11 | | U1 | | RAD12 | | T2 | | RAD13 | | T1 | | RAD14 | | R2 | | RAD15 | | P3 | | RAD16 | | R1 | | RAD17 | | P2 | | RAD18 | | N3 | | RAD19 | | P1 | | RAD20 | | N2 | | | <u> </u> | | Table 12-2. Pin Assignment — Sorted Alphabetically by Default Signal (Continued) | RAD21 | Default Signal | Alternate Signal | Pin Number | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|------------| | RAD23 M1 RAD24 M2 RAD25 L1 RAD26 L3 RAD27 L2 RAD28 K1 RAD29 K2 RAD30 K3 RAD31 J1 RBEN0# J2 RBEN1# J3 RBEN2# H1 RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD1 AB6 RD12 AA6 RD13 Y6 RD14 AB6 RD10 Y7 RD11 AB6 <tr< td=""><td>RAD21</td><td></td><td>N1</td></tr<> | RAD21 | | N1 | | RAD24 M2 RAD25 L1 RAD26 L3 RAD27 L2 RAD28 K1 RAD29 K2 RAD30 K3 RAD31 J1 RBEN0# J2 RBEN1# J3 RBEN2# H1 RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD1 AB6 RD11 AB6 RD7 Y8 RD8 AB7 RD9 AA7 RD1 AB6 RD13 Y6 | RAD22 | | M3 | | RAD25 | RAD23 | | M1 | | RAD26 L3 RAD27 L2 RAD28 K1 RAD29 K2 RAD30 K3 RAD31 J1 RBEN0# J2 RBEN1# J3 RBEN2# H1 RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 | RAD24 | | M2 | | RAD27 L2 RAD28 K1 RAD29 K2 RAD30 K3 RAD31 J1 RBEN0# J2 RBEN1# J3 RBEN2# H1 RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB6 RD7 Y8 RD8 AA7 RD10 Y7 RD11 AB6 RD12 AA6 | RAD25 | | L1 | | RAD28 K1 RAD30 K3 RAD31 J1 RBEN0# J2 RBEN1# J3 RBEN2# H1 RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AA7 RD9 AA7 RD11 AB6 RD2 AA6 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AA7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD14 AB5 RD15 AA5 RD | RAD26 | | L3 | | RAD29 K2 RAD30 K3 RAD31 J1 RBEN0# J2 RBEN1# J3 RBEN2# H1 RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD16 Y5 RD17 AB4 RD20 Y4 RD21 AB3 < | RAD27 | | L2 | | RAD30 K3 RAD31 J1 RBEN0# J2 RBEN1# J3 RBEN2# H1 RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 <t< td=""><td>RAD28</td><td></td><td>K1</td></t<> | RAD28 | | K1 | | RAD31 J1 RBEN0# J2 RBEN1# J3 RBEN2# H1 RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 <t< td=""><td>RAD29</td><td></td><td>K2</td></t<> | RAD29 | | K2 | | RBEN0# J2 RBEN1# J3 RBEN2# H1 RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 | RAD30 | | К3 | | RBEN1# J3 RBEN2# H1 RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 Y4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 <td>RAD31</td> <td></td> <td>J1</td> | RAD31 | | J1 | | RBEN2# H1 RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 Y4 RD24 AB2 RD25 AA3 RD26 Y3 | RBEN0# | | J2 | | RBEN3# H2 RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RBEN1# | | J3 | | RCS0# G2 RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RBEN2# | | H1 | | RCS1# G3 RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD25 AA3 RD26 Y3 RD27 AA2 | RBEN3# | | H2 | | RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RCS0# | | G2 | | RCS2# F1 RCS3# F2 RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | | | | | RD0 AA10 RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RCS2# | | F1 | | RD1 AB10 RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RCS3# | | F2 | | RD2 AB9 RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD0 | | AA10 | | RD3 Y9 RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD1 | | AB10 | | RD4 AA9 RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD2 | | AB9 | | RD5 AB8 RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD3 | | Y9 | | RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD4 | | AA9 | | RD6 AA8 RD7 Y8 RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD5 | | AB8 | | RD8 AB7 RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD6 | | AA8 | | RD9 AA7 RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD7 | | Y8 | | RD10 Y7 RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD8 | | AB7 | | RD11 AB6 RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD9 | | AA7 | | RD12 AA6 RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD10 | | Y7 | | RD13 Y6 RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD11 | | AB6 | | RD14 AB5 RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 AB5 AB6 Y3 RD27 AA2 | RD12 | | AA6 | | RD15 AA5 RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD13 | | Y6 | | RD16 Y5 RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD14 | | AB5 | | RD17 AB4 RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD15 | | AA5 | | RD18 AA4 RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD16 | | Y5 | | RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD17 | | AB4 | | RD19 W5 RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD18 | | AA4 | | RD20 Y4 RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | | | + | | RD21 AB3 RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | | | Y4 | | RD22 W4 RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD21 | | AB3 | | RD23 V4 RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | RD22 | | W4 | | RD24 AB2 RD25 AA3 RD26 Y3 RD27 AA2 | | | V4 | | RD25 AA3 RD26 Y3 RD27 AA2 | RD24 | | AB2 | | RD26 Y3 RD27 AA2 | RD25 | | | | RD27 AA2 | | | | | | | | | | | RD28 | | AB1 | | RD29 AA1 RD30 W3 RD31 Y2 RESETIN# AA20 RESETOUT# W22 ROE# G1 ROMSEL W19 ROMSIZE W18 RWE# H3 SOCLK GPIO[17] A3 SODEN GPIO[18] C4 SODIN F4 SODOUT GPIO[16] A1 SDA0 R22 SDA1 R21 SDA2 R20 SDA3 T22 SDA4 T21 SDA5 T20 SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA11 V20 SDA9 V22 SDA10 V21 SDA11 V20 SDA2 V19 SDA3 T20 SDBA0 P21 SDA9 V22 SDA9 <th>Default Signal</th> <th>Alternate Signal</th> <th>Pin Number</th> | Default Signal | Alternate Signal | Pin Number | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|------------| | RD31 Y2 RESETIN# AA20 RESETOUT# W22 ROE# G1 ROMSEL W19 ROMSIZE W18 RWE# H3 SOCLK GPIO[17] A3 SODEN GPIO[18] C4 SODIN F4 SODOUT SDA0 R22 SDA1 SDA1 R21 SDA2 SDA2 R20 SDA3 SDA3 T22 SDA4 SDA4 T21 SDA5 SDA5 T20 SDA6 SDA7 U21 SDA8 SDA9 V22 SDA10 SDA9 V22 SDA11 SDA9 V22 SDA11 SDA9 V22 SDA11 SDA12 V19 SDA12 SDBA1 P20 SDA12 SDBA1 P20 SDCAS# SDCKE M21 M20 SDCKE M21 | RD29 | | AA1 | | RESETIN# AA20 RESETOUT# W22 ROE# G1 ROMSEL W19 ROMSIZE W18 RWE# H3 SOCLK GPIO[17] A3 SODEN GPIO[18] C4 SODIN F4 SODOUT SDA0 R22 R20 SDA1 R21 R20 SDA2 R20 R20 SDA3 T22 R20 SDA4 T21 R20 SDA5 T20 R20 SDA6 U22 C2 SDA7 U21 C2 SDA8 U20 C2 SDA9 V22 C2 SDA10 V21 V21 SDA11 V20 V21 SDA12 V19 V22 SDA11 V20 V21 SDBA1 P20 SDCAS# M20 SDCKE M21 M20 SDCKE <th< td=""><td>RD30</td><td></td><td>W3</td></th<> | RD30 | | W3 | | RESETOUT# W22 ROE# G1 ROMSEL W19 ROMSIZE W18 RWE# H3 SOCLK GPIO[17] A3 SODEN GPIO[18] C4 SODIN F4 SODOUT SDA0 R22 SDA1 SDA1 R21 SDA2 SDA2 R20 SDA3 SDA3 T22 SDA4 SDA4 T21 SDA5 SDA6 U22 SDA7 SDA8 U20 SDA9 SDA9 V22 SDA11 SDA9 V22 SDA11 SDA9 V22 SDA11 SDA9 V22 SDA11 SDA9 V22 SDA11 SDBA0 P21 SDBA1 SDBA1 P20 SDBA1 SDBA3 P21 SDBA1 SDCAS# M20 M20 SDCKE M21 M20 SDC | RD31 | | Y2 | | ROE# G1 ROMSEL W19 ROMSIZE W18 RWE# H3 SOCLK GPIO[17] A3 SODEN GPIO[18] C4 SODIN F4 SODOUT SDA0 R22 SDA1 SDA1 R21 SDA2 SDA2 R20 SDA3 SDA3 T22 SDA4 SDA4 T21 SDA5 SDA6 U22 SDA6 SDA7 U21 SDA8 SDA9 V22 SDA10 SDA9 V22 SDA11 SDA9 V22 SDA12 SDA12 V19 SDBA0 SDBA0 P21 SDBA1 SDBA1 P20 SDCAS# SDCAS# M20 M20 SDCKE M21 M21 SDCKE M21 M19 SDCLK1 L19 SDCS0# SDCS2# L21 SDD | RESETIN# | | AA20 | | ROMSEL W19 ROMSIZE W18 RWE# H3 SOCLK GPIO[17] A3 SODEN GPIO[18] C4 SODIN F4 SODOUT SDA0 R22 R20 SDA1 R21 R21 SDA2 R20 R20 SDA3 T22 R20 SDA4 T21 R20 SDA5 T20 R20 SDA6 U22 R20 SDA7 U21 V20 SDA8 U20 V21 SDA9 V22 V2 SDA10 V21 V20 SDA11 V20 V21 SDA12 V19 V20 SDA12 V19 V20 SDBA0 P21 N20 SDCAS# M20 M20 SDCKE M21 M20 SDCKE M21 K22 SDCKE M19 SDCKE | RESETOUT# | | W22 | | ROMSIZE W18 RWE# H3 SOCLK GPIO[17] A3 SODEN GPIO[18] C4 SODIN F4 SODOUT SDA0 R22 R20 SDA1 R21 R20 SDA2 R20 R20 SDA3 T22 R20 SDA4 T21 T20 SDA5 T20 T20 SDA6 U22 T20 SDA7 U21 T20 SDA8 U20 T20 SDA9 V22 T20 SDA10 V21 T20 SDA11 V20 V21 SDA12 V19 T21 SDBA0 P21 T20 SDBA1 P20 T20 SDCAS# M20 M20 SDCKE M21 M20 SDCKE M21 M20 SDCKE M19 SDCKE SDCS1# L20 T | ROE# | | G1 | | RWE# H3 SOCLK GPIO[17] A3 SODEN GPIO[18] C4 SODIN F4 GODOUT SDA0 R22 SDA1 SDA1 R21 SDA2 SDA2 R20 SDA3 SDA3 T22 SDA4 SDA4 T21 SDA5 SDA6 U22 SDA6 SDA7 U21 SDA8 SDA9 V22 SDA10 SDA9 V22 SDA11 SDA11 V20 V19 SDBA0 P21 SDBA0 SDCAS# M20 SDCAS SDCKE M21 SDCAS SDCKE M21 SDCAS SDCLK0 K19 SDCLK1 SDCLK1 L19 SDCLK2 SDCS0# K22 SDCS1# SDCS2# L21 SDD0 SDD2 C20 SDD3 SDD4 B21 SDD6 | ROMSEL | | W19 | | SOCLK GPIO[17] A3 SODEN GPIO[18] C4 SODIN F4 SODOUT GPIO[16] A1 SDA0 R22 SDA1 R21 SDA2 R20 SDA3 T22 SDA4 T21 SDA5 T20 SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCKE M21 SDCKE M19 SDCKA2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD3 A21 SDD4 B21 SDD5 | ROMSIZE | | W18 | | SODEN GPIO[18] C4 SODIN F4 SODOUT GPIO[16] A1 SDA0 R22 SDA1 R21 SDA2 R20 SDA3 T22 SDA4 T21 SDA5 T20 SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 <td>RWE#</td> <td></td> <td>H3</td> | RWE# | | H3 | | SODIN F4 SODOUT GPIO[16] A1 SDA0 R22 SDA1 R21 SDA2 R20 SDA3 T22 SDA4 T21 SDA5 T20 SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCKB M21 SDCLK0 K19 SDCLK1 L19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 | S0CLK | GPIO[17] | A3 | | SODOUT GPIO[16] A1 SDA0 R22 SDA1 R21 SDA2 R20 SDA3 T22 SDA4 T21 SDA5 T20 SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 | S0DEN | GPIO[18] | C4 | | SDA0 R22 SDA1 R21 SDA2 R20 SDA3 T22 SDA4 T21 SDA5 T20 SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 <t< td=""><td>SODIN</td><td></td><td>F4</td></t<> | SODIN | | F4 | | SDA1 R21 SDA2 R20 SDA3 T22 SDA4 T21 SDA5 T20 SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 | S0DOUT | GPIO[16] | A1 | | SDA2 R20 SDA3 T22 SDA4 T21 SDA5 T20 SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDC3# L21 SDC0 A20 SDC1 B20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDA0 | | R22 | | SDA3 T22 SDA4 T21 SDA5 T20 SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDC3# L21 SDC0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDA1 | | R21 | | SDA4 T21 SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDC3# L21 SDC0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDA2 | | R20 | | SDA5 T20 SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDA3 | | T22 | | SDA6 U22 SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDA4 | | T21 | | SDA7 U21 SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCS0# K22 SDC3# L20 SDC3# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDA5 | | T20 | | SDA8 U20 SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDA6 | | U22 | | SDA9 V22 SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDA7 | | U21 | | SDA10 V21 SDA11 V20 SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDB8 D18 SDD9 D17 SDD10 C21 | SDA8 | | U20 | | SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDA9 | | V22 | | SDA12 V19 SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDB8 D18 SDD9 D17 SDD10 C21 | SDA10 | | V21 | | SDBA0 P21 SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDA11 | | V20 | | SDBA1 P20 SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDA12 | | V19 | | SDCAS# M20 SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDB8 D18 SDD9 D17 SDD10 C21 | SDBA0 | | P21 | | SDCKE M21 SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDB8 D18 SDD9 D17 SDD10 C21 | SDBA1 | | P20 | | SDCLK0 K19 SDCLK1 L19 SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDCAS# | | M20 | | SDCLK1 L19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDB8 D18 SDD9 D17 SDD10 C21 | SDCKE | | M21 | | SDCLK2 M19 SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDCLK0 | | K19 | | SDCS0# K22 SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDCLK1 | | L19 | | SDCS1# L20 SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDCLK2 | | M19 | | SDCS2# L21 SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDCS0# | | K22 | | SDD0 A20 SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDCS1# | | L20 | | SDD1 B20 SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDCS2# | | L21 | | SDD2 C20 SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDD0 | | A20 | | SDD3 A21 SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDD1 | | B20 | | SDD4 B21 SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDD2 | | C20 | | SDD5 A22 SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDD3 | | A21 | | SDD6 B22 SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDD4 | | B21 | | SDD7 D19 SDD8 D18 SDD9 D17 SDD10 C21 | SDD5 | | A22 | | SDD8 D18 SDD9 D17 SDD10 C21 | SDD6 | | B22 | | SDD9 D17 SDD10 C21 | SDD7 | | D19 | | SDD10 C21 | SDD8 | | D18 | | | SDD9 | | D17 | | SDD11 C22 | SDD10 | | C21 | | | SDD11 | | C22 | Table 12-2. Pin Assignment — Sorted Alphabetically by Default Signal (Continued) | Default Signal | Alternate Signal | Pin Number | |----------------|------------------|------------| | SDD12 | | D20 | | SDD13 | | D21 | | SDD14 | | D22 | | SDD15 | | E20 | | SDD16 | | E21 | | SDD17 | | E22 | | SDD18 | | F20 | | SDD19 | | F21 | | SDD20 | | F22 | | SDD21 | | G20 | | SDD22 | | G21 | | SDD23 | | G22 | | SDD24 | | H20 | | SDD25 | | H21 | | SDD26 | | H22 | | SDD27 | | J20 | | SDD28 | | J21 | | SDD29 | | J22 | | SDD30 | | K20 | | SDD31 | | K21 | | SDQM0# | | N22 | | SDQM1# | | N21 | | SDQM2# | | N20 | | SDQM3# | | P22 | | SDRAS# | | M22 | | SDWE# | | L22 | | TC0 | | AA18 | | TC1 | | Y16 | | TC2 | | AA16 | | TC3 | | AA15 | | TCK | | C2 | | TDI | | D1 | | TDO | | E1 | | TESTEN | | Y21 | | TMS | | W20 | | TRST# | | Y22 | | U0RXD | | D3 | | U0TXD | GPIO[20] | A8 | | U1RXD | | В3 | | Default Signal | Alternate Signal | Pin Number | |-----------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | U1TXD | GPIO[21] | B9 | | U2RXD | | A2 | | U2TXD | GPIO[22] | A9 | | U3RXD | | D5 | | U3TXD | GPIO[23] | C10 | | USBDM | USBH0M | B2 | | USBDP | USBH0P | D4 | | USBH1M | | B1 | | USBH1P | | C3 | | V <sub>DDI</sub><br>(Total of 13) | | D10, D11, D12,<br>D13, H19, J19,<br>K4, L4, M4, N19,<br>W9, W11, W12 | | V <sub>DDX</sub><br>(Total of 26) | | D7, D8, D9,<br>D14, D15, D16,<br>E19, F19, G4,<br>G19, H4, J4, N4,<br>P4, P19, R4,<br>R19, T4, T19,<br>U19, W6, W7,<br>W8, W15, W16,<br>W17 | | VDDXOK | | W21 | | V <sub>SS</sub><br>(Total of 36) | | J9, J10, J11,<br>J12, J13, J14,<br>K9, K10, K11,<br>K12, K13, K14,<br>L9, L10, L11,<br>L12, L13, L14,<br>M9, M10, M11,<br>M12, M13, M14,<br>N9, N10, N11,<br>N12, N13, N14,<br>P9, P10, P11,<br>P12, P13, P14 | | XAGND12 | | Y19 | | XAGND32 | | AA21 | | XPWR12 | | Y20 | | XPWR32 | | AA22 | | XTI12 | | AB19 | | XTI32 | | AB21 | | XTO12 | | AB20 | | XTO32 | | AB22 | Table 12-3. Pin Assignment — Alternate Signals Sorted Alphabetically | Alternate Signal | Default Signal | Pin Number | |------------------|----------------|------------| | DMA_REQ0 | GPIO[4] | AB17 | | DMA_REQ1 | GPIO[5] | Y15 | | EXTCLK0 | GPIO[2] | AB18 | | EXTCLK1 | GPIO[3] | AA17 | | GPIO[16] | SODOUT | A1 | | GPIO[17] | S0CLK | A3 | | GPIO[18] | SODEN | C4 | | GPIO[19] | IRDATX | C5 | | GPIO[20] | U0TXD | A8 | | GPIO[21] | U1TXD | В9 | | GPIO[22] | U2TXD | A9 | | GPIO[23] | U3TXD | C10 | | GPIO[24] | N1TXEN | A18 | | GPIO[25] | N1TXD0 | B17 | | GPIO[26] | N1TXD1 | C17 | | GPIO[27] | N1TXD2 | C16 | | GPIO[28] | N1TXD3 | A19 | | GPIO[29] | I2SDIO | A4 | | GPIO[30] | I2SCLK | В7 | | GPIO[31] | I2SWORD | B8 | | I2SDI | GPIO[8] | F3 | | IRFIRSEL | GPIO[15] | A17 | | S1CLK | ACDO | C8 | | S1DEN | ACRST# | C7 | | S1DIN | ACBCLK | B5 | | S1DOUT | ACSYNC | A5 | | SMROMCKE | GPIO[6] | W14 | | U3CTS | GPIO[9] | E2 | | U3DCD | GPIO[11] | D2 | | U3DSR | GPIO[10] | E3 | | U3DTR | GPIO[14] | B15 | | U3RI | GPIO[12] | C1 | | U3RTS | GPIO[13] | C13 | | USBH0M | USBDM | B2 | | USBH0P | USBDP | D4 | # 12.3 Ordering Information #### Valid Combinations | Au1000-266<br>Au1000-400<br>Au1000-500 | МС | С | |----------------------------------------|----|---| | Au1000-266 | MC | I | #### Valid Combinations Valid Combinations lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. # **Support Documentation** # A.1 Memory Map The peripheral devices on the Au1000 processor contain memory-mapped registers visible to software. Table A-1 contains the memory map for the peripheral devices and physical memory. The addresses are 36 bits wide. Table A-1. Basic Au1000™ Processor Physical Memory Map | Start Address | End Address | Size (MB) | Function | |---------------|---------------|-----------|--------------------------------------------------------------------------------------------------------------| | 0x0_0000_0000 | 0x0_0FFF_FFFF | 256 | Memory KSEG 0/1 | | 0x0_1000_0000 | 0x0_11FF_FFFF | 32 | I/O Devices on Peripheral Bus | | 0x0_1200_0000 | 0x0_13FF_FFFF | 32 | Reserved | | 0x0_1400_0000 | 0x0_17FF_FFFF | 64 | I/O Devices on System Bus | | 0x0_1800_0000 | 0x0_1FFF_FFFF | 128 | Memory Mapped. 0x0_1FC00000 must contain the boot vector so this is typically where Flash or ROM is located. | | 0x0_2000_0000 | 0x0_7FFF_FFFF | 1536 | Memory Mapped | | 0x0_8000_0000 | 0x0_EFFF_FFFF | 1792 | Memory Mapped. Currently this space is memory mapped, but it should be considered reserved for future use. | | 0x0_F000_0000 | 0x0_FFFF_FFFF | 256 | Debug Probe | | 0x1 0000_0000 | 0xC FFFF_FFFF | 4096 * 12 | Reserved | | 0xD 0000_0000 | 0xD FFFF_FFF | 4096 | I/O Device | | 0xE 0000_0000 | 0xE FFFF_FFFF | 4096 | External LCD Controller Interface | | 0xF 0000_0000 | 0xF FFFF_FFFF | 4096 | PCMCIA Interface | The Au1000 processor system bus devices are mapped at the addresses based at 0x0\_1400\_0000. See Table A-2 for complete addresses. Table A-2. System Bus Devices Physical Memory Map | Start Address | End Address | Size | Function | |---------------|---------------|------|------------------------------| | 0x0_1400_0000 | 0x0_14000_FFF | 4 KB | SDRAM Memory Controller | | 0x0_1400_1000 | 0x0_1400_1FFF | 4 KB | SRAM/FLASH Memory Controller | | 0x0_1400_2000 | 0x0_1400_2FFF | 4 KB | DMA | | 0x0_1400_4000 | 0x0_1400_4FFF | 4 KB | Ethernet DMA | The Au1000 processor peripheral bus devices are based at 0x0\_11000000. The individual memory spaces of the devices are defined in Table A-3. Table A-3. Peripheral Bus Devices Physical Memory Map | Start Address | End Address | Size | Function | |---------------|---------------|-------|------------------------------------------------------------------| | 0x0_1000_0000 | 0x0_100F_FFFF | 1 MB | AC97 Controller | | 0x0_1010_0000 | 0x0_101F_FFFF | 1 MB | USB Host | | 0x0_1020_0000 | 0x0_102F_FFFF | 1 MB | USB Device | | 0x0_1030_0000 | 0x0_103F_FFFF | 1 MB | IrDA | | 0x0_1040_0000 | 0x0_104F_FFFF | 1 MB | Interrupt Controller 0 | | 0x0_1050_0000 | 0x0_105F_FFFF | 1 MB | Ethernet MAC | | 0x0_1060_0000 | 0x0_10FF_FFFF | 10 MB | | | 0x0_1100_0000 | 0x0_110F_FFFF | 1 MB | I <sup>2</sup> S | | 0x0_1110_0000 | 0x0_111F_FFFF | 1 MB | UART0 | | 0x0_1120_0000 | 0x0_112F_FFFF | 1 MB | UART1 | | 0x0_1130_0000 | 0x0_113F_FFFF | 1 MB | UART2 | | 0x0_1140_0000 | 0x0_114F_FFFF | 1 MB | UART3 | | 0x0_1150_0000 | 0x0_115F_FFFF | 1 MB | | | 0x0_1160_0000 | 0x0_116F_FFFF | 1 MB | SSI | | 0x0_1170_0000 | 0x0_117F_FFFF | 1 MB | | | 0x0_1180_0000 | 0x0_118F_FFFF | 1 MB | Interrupt Controller 1 | | 0x0_1190_0000 | 0x0_119F_FFFF | 1 MB | System Control. RTC, TOY, Timers, Primary GPIO, Power Management | # A.1.1 Device Memory Map Table A-4 lists all of the devices that are memory mapped to the Au1000 processor core. These devices are all mapped within KSEG1 (non-cached, non-TLB). All 32-bit addresses are translated into 36-bit addresses by changing bits 31:29 to zero and adding bits 35:32 which are set to zero. Table A-4. Device Memory Map | Register | KSEG1<br>Address | Physical<br>Address | |-------------------------------|------------------|---------------------| | AC97 Controller - Sect | on 6.1 | | | ac97_config | 0x_B000_0000 | 0x0_1000_0000 | | ac97_status | 0x_B000_0004 | 0x0_1000_0004 | | ac97_data | 0x_B000_0008 | 0x0_1000_0008 | | ac97_cmmd | 0x_B000_000C | 0x0_1000_000C | | ac97_cmmdresp | 0x_B000_000C | 0x0_1000_000C | | ac97_control | 0x_B000_0010 | 0x0_1000_0010 | | USB Host Controller - | Section 6.2 | | | Open HCI Register Set<br>Base | 0x_B010_0000 | 0x0_1010_0000 | | usbh_enable | 0x_B017_FFFC | 0x0_1017_FFFC | | USB Device Controller | - Section 6.3 | | | usbd_ep0rd | 0x_B020_0000 | 0x0_1020_0000 | | usbd_ep0wr | 0x_B020_0004 | 0x0_1020_0004 | | usbd_ep1wr | 0x_B020_0008 | 0x0_1020_0008 | | usbd_ep2wr | 0x_B020_000C | 0x0_1020_000c | | usbd_ep3rd | 0x_B020_0010 | 0x0_1020_0010 | | usbd_ep4rd | 0x_B020_0014 | 0x0_1020_0014 | | usbd_inten | 0x_B020_0018 | 0x0_1020_0018 | | usbd_intstat | 0x_B020_001c | 0x0_1020_001c | | usbd_config | 0x_B020_0020 | 0x0_1020_0020 | | usbd_ep0cs | 0x_B020_0024 | 0x0_1020_0024 | | usbd_ep1cs | 0x_B020_0028 | 0x0_1020_0028 | | usbd_ep2cs | 0x_B020_002c | 0x0_1020_002c | | usbd_ep3cs | 0x_B020_0030 | 0x0_1020_0030 | | usbd_ep4cs | 0x_B020_0034 | 0x0_1020_0034 | | usbd_ep0rdstat | 0x_B020_0040 | 0x0_1020_0040 | | usbd_ep0wrstat | 0x_B020_0044 | 0x0_1020_0044 | | usbd_ep1wrstat | 0x_B020_0048 | 0x0_1020_0048 | | usbd_ep2wrstat | 0x_B020_004c | 0x0_1020_004c | | usbd_ep3rdstat | 0x_B020_0050 | 0x0_1020_0050 | | usbd_ep4rdstat | 0x_B020_0054 | 0x0_1020_0054 | | usbd_enable | 0x_B020_0058 | 0x0_1020_0058 | | IrDA Controller - Section | on 6.4 | | | ir_rngptrstat | 0x_B030_0000 | 0x0_1030_0000 | | ir_rngbsadrh | 0x_B030_0004 | 0x0_1030_0004 | | ir_rngbsadrl | 0x_B030_0008 | 0x0_1030_0008 | | ir_ringsize | 0x_B030_000C | 0x0_1030_000C | | ir_rngprompt | 0x_B030_0010 | 0x0_1030_0010 | | ir_rngadrcmp | 0x_B030_0014 | 0x0_1030_0014 | | ir_intclear | 0x_B030_0018 | 0x0_1030_0018 | | ir_config1 | 0x_B030_0020 | 0x0_1030_0020 | | ir_sirflags | 0x_B030_0024 | 0x0_1030_0024 | | Register | KSEG1<br>Address | Physical<br>Address | |----------------------------------------|------------------|---------------------| | ir_statusen | 0x_B030_0028 | 0x0_1030_0028 | | ir_rdphycfg | 0x_B030_002C | 0x0_1030_002C | | ir_wrphycfg | 0x_B030_0030 | 0x0_1030_0030 | | ir_maxpktlen | 0x_B030_0034 | 0x0_1030_0034 | | ir_rxbytecnt | 0x_B030_0038 | 0x0_1030_0038 | | ir_config2 | 0x_B030_003C | 0x0_1030_003C | | ir_enable | 0x_B030_0040 | 0x0_1030_0040 | | Interrupt Controller 0 - | Section 5.0 | | | ic0_cfg0rd | 0x_B040_0040 | 0x0_1040_0040 | | ic0_cfg0set | 0x_B040_0040 | 0x0_1040_0040 | | ic0_cfg0clr | 0x_B040_0044 | 0x0_1040_0044 | | ic0_cfg1rd | 0x_B040_0048 | 0x0_1040_0048 | | ic0_cfg1set | 0x_B040_0048 | 0x0_1040_0048 | | ic0_cfg1clr | 0x_B040_004C | 0x0_1040_004C | | ic0_cfg2rd | 0x_B040_0050 | 0x0_1040_0050 | | ic0_cfg2set | 0x_B040_0050 | 0x0_1040_0050 | | ic0_cfg2clr | 0x_B040_0054 | 0x0_1040_0054 | | ic0_req0int | 0x_B040_0054 | 0x0_1040_0054 | | ic0_srcrd | 0x_B040_0058 | 0x0_1040_0058 | | ic0_srcset | 0x_B040_0058 | 0x0_1040_0058 | | ic0_srcclr | 0x_B040_005C | 0x0_1040_005C | | ic0_req1int | 0x_B040_005C | 0x0_1040_005C | | ic0_assignrd | 0x_B040_0060 | 0x0_1040_0060 | | ic0_assignset | 0x_B040_0060 | 0x0_1040_0060 | | ic0_assignclr | 0x_B040_0064 | 0x0_1040_0064 | | ic0_wakerd | 0x_B040_0068 | 0x0_1040_0068 | | ic0_wakeset | 0x_B040_006C | 0x0_1040_006C | | ic0_wakeclr | 0x_B040_0070 | 0x0_1040_0070 | | ic0_maskrd | 0x_B040_0070 | 0x0_1040_0070 | | ic0_maskset | 0x_B040_0074 | 0x0_1040_0074 | | ic0_maskclr | 0x_B040_0078 | 0x0_1040_0078 | | ic0_risingrd | 0x_B040_0078 | 0x0_1040_0078 | | ic0_risingclr | 0x_B040_007C | 0x0_1040_007C | | ic0_fallingrd | 0x_B040_007C | 0x0_1040_007C | | ic0_fallingclr | 0x_B040_0080 | 0x0_1040_0080 | | Ethernet Controller MAC0 - Section 6.5 | | | | mac0_control | 0x_B050_0000 | 0x0_1050_0000 | | mac0_addrhigh | 0x_B050_0004 | 0x0_1050_0004 | | mac0_addrlow | 0x_B050_0008 | 0x0_1050_0008 | | mac0_hashhigh | 0x_B050_000C | 0x0_1050_000C | | mac0_hashlow | 0x_B050_0010 | 0x0_1050_0010 | | mac0_miictrl | 0x_B050_0014 | 0x0_1050_0014 | | mac0_miidata | 0x_B050_0018 | 0x0_1050_0018 | Table A-4. Device Memory Map (Continued) | Register | KSEG1<br>Address | Physical<br>Address | |-------------------------------------|--------------------|--------------------------------| | mac0_flowctrl | 0x_B050_001C | 0x0_1050_001C | | mac0_vlan1 | 0x_B050_0020 | 0x0_1050_0020 | | mac0_vlan2 | 0x_B050_0024 | 0x0_1050_0024 | | Ethernet Controller MA | C1 - Section 6.5 | | | mac1_control | 0x_B051_0000 | 0x0_1051_0000 | | mac1_addrhigh | 0x_B051_0004 | 0x0_1051_0004 | | mac1_addrlow | 0x_B051_0008 | 0x0_1051_0008 | | mac1_hashhigh | 0x_B051_000C | 0x0_1051_000C | | mac1_hashlow | 0x_B051_0010 | 0x0_1051_0010 | | mac1_miictrl | 0x_B051_0014 | 0x0_1051_0014 | | mac1_miidata | 0x_B051_0018 | 0x0_1051_0018 | | mac1_flowctrl | 0x_B051_001C | 0x0_1051_001C | | mac1_vlan1 | 0x_B051_0020 | 0x0_1051_0020 | | mac1_vlan2 | 0x_B051_0024 | 0x0_1051_0024 | | Ethernet Controller En | able - Section 6.5 | | | macen_mac0 | 0x_B052_0000 | 0x0_1052_0000 | | macen_mac1 | 0x_B052_0004 | 0x0_1052_0004 | | I <sup>2</sup> S Controller Section | 6.6 | | | i2s data | 0x B100 0000 | 0x0 1100 0000 | | i2s_config | 0x_B100_0004 | 0x0_1100_0004 | | i2s enable | 0x B100 0008 | 0x0 1100 0008 | | UART0 - Section 6.7 | 0X_B100_0000 | 0.00_1100_0000 | | uart0_rxdata | 0x B110 0000 | 0x0_1110_0000 | | uart0_txdata | 0x B110 0004 | 0x0_1110_0004 | | uart0_inten | 0x B110 0008 | 0x0_1110_0004 | | uart0_intcause | 0x_B110_000C | 0x0_1110_000C | | uart0_fifoctrl | 0x_B110_0010 | 0x0_1110_0000 | | uart0_linectrl | 0x B110 0014 | 0x0_1110_0014 | | | 0x_B110_0014 | 0x0_1110_0014 | | uart0 linestat | 0x B110 001C | 0x0_1110_001C | | darto_iiilestat | 0x_B110_001C | 0x0_1110_001C | | uart0_clkdiv | 0x_B110_0020 | 0x0_1110_0020 | | | | | | uart0_enable UART1 - Section 6.7 | 0x_B110_0100 | 0x0_1110_0100 | | | 0x B120 0000 | 0×0 1120 0000 | | uart1_rxdata<br>uart1_txdata | | 0x0_1120_0000<br>0x0_1120_0004 | | | 0x_B120_0004 | | | uart1_inten | 0x_B120_0008 | 0x0_1120_0008 | | uart1_intcause | 0x_B120_000C | 0x0_1120_000C | | uart1_fifoctrl | 0x_B120_0010 | 0x0_1120_0010 | | uart1_linectrl | 0x_B120_0014 | 0x0_1120_0014 | | | 0x_B120_0018 | 0x0_1120_0018 | | uart1_linestat | 0x_B120_001C | 0x0_1120_001C | | | 0x_B120_0020 | 0x0_1120_0020 | | uart1_clkdiv | 0x_B120_0028 | 0x0_1120_0028 | | uart1_enable | 0x_B120_0100 | 0x0_1120_0100 | | UART2 - Section 6.7 | | | | uart2_rxdata | 0x_B130_0000 | 0x0_1130_0000 | | Register | KSEG1<br>Address | Physical<br>Address | |--------------------------|------------------|---------------------| | uart2 txdata | 0x B130 0004 | 0x0 1130 0004 | | uart2 inten | 0x B130 0008 | 0x0 1130 0008 | | uart2_intcause | 0x B130 000C | 0x0_1130_000C | | uart2 fifoctrl | 0x_B130_0010 | 0x0 1130 0010 | | uart2 linectrl | 0x B130 0014 | 0x0 1130 0014 | | _ | 0x B130 0018 | 0x0 1130 0018 | | uart2 linestat | 0x B130 001C | 0x0 1130 001C | | _ | 0x B130 0020 | 0x0 1130 0020 | | uart2_clkdiv | 0x_B130_0028 | 0x0 1130 0028 | | uart2 enable | 0x_B130_0100 | 0x0 1130 0100 | | UART3 - Section 6.7 | | | | uart3_rxdata | 0x_B140_0000 | 0x0_1140_0000 | | uart3 txdata | 0x B140 0004 | 0x0 1140 0004 | | uart3_inten | 0x_B140_0008 | 0x0_1140_0008 | | uart3_intcause | 0x_B140_000C | 0x0_1140_000C | | uart3_fifoctrl | 0x_B140_0010 | 0x0_1140_0010 | | uart3 linectrl | 0x B140 0014 | 0x0 1140 0014 | | uart3_mdmctrl | 0x_B140_0018 | 0x0_1140_0018 | | uart3_linestat | 0x_B140_001C | 0x0_1140_001C | | uart3_mdmstat | 0x_B140_0020 | 0x0_1140_0020 | | uart3_autoflow | 0x_B140_0024 | 0x0_1140_0024 | | uart3_clkdiv | 0x_B140_0028 | 0x0_1140_0028 | | uart3_enable | 0x_B140_0100 | 0x0_1140_0100 | | SSI0 - Section 6.8 | | | | ssi0_status | 0x_B160_0000 | 0x0_1160_0000 | | ssi0_int | 0x_B160_0004 | 0x0_1160_0004 | | ssi0_inten | 0x_B160_0008 | 0x0_1160_0008 | | ssi0_config | 0x_B160_0020 | 0x0_1160_0020 | | ssi0_adata | 0x_B160_0024 | 0x0_1160_0024 | | ssi0_clkdiv | 0x_B160_0028 | 0x0_1160_0028 | | ssi0_enable | 0x_B160_0100 | 0x0_1160_0100 | | SSI1- Section 6.8 | | | | ssi1_status | 0x_B168_0000 | 0x0_1168_0000 | | ssi1_int | 0x_B168_0004 | 0x0_1168_0004 | | ssi1_inten | 0x_B168_0008 | 0x0_1168_0008 | | ssi1_config | 0x_B168_0020 | 0x0_1168_0020 | | ssi1_adata | 0x_B168_0024 | 0x0_1168_0024 | | ssi1_clkdiv | 0x_B168_0028 | 0x0_1168_0028 | | ssi1_enable | 0x_B168_0100 | 0x0_1168_0100 | | Interrupt Controller 1 - | Section 5.0 | | | ic1_cfg0rd | 0x_B180_0040 | 0x0_1180_0040 | | ic1_cfg0set | 0x_B180_0040 | 0x0_1180_0040 | | ic1_cfg0clr | 0x_B180_0044 | 0x0_1180_0044 | | ic1_cfg1rd | 0x_B180_0048 | 0x0_1180_0048 | | ic1_cfg1set | 0x_B180_0048 | 0x0_1180_0048 | | ic1_cfg1clr | 0x_B180_004C | 0x0_1180_004C | | ic1_cfg2rd | 0x_B180_0050 | 0x0_1180_0050 | | ic1_cfg2set | 0x_B180_0050 | 0x0_1180_0050 | Table A-4. Device Memory Map (Continued) | Register | KSEG1<br>Address | Physical<br>Address | |----------------------------------|------------------------------|---------------------| | ic1_cfg2clr | 0x_B180_0054 | 0x0_1180_0054 | | ic1_req0int | 0x_B180_0054 | 0x0_1180_0054 | | ic1_srcrd | 0x_B180_0058 | 0x0_1180_0058 | | ic1_srcset | 0x_B180_0058 | 0x0_1180_0058 | | ic1_srcclr | 0x_B180_005C | 0x0_1180_005C | | ic1_req1int | 0x_B180_005C | 0x0_1180_005C | | ic1_assignrd | 0x_B180_0060 | 0x0_1180_0060 | | ic1_assignset | 0x_B180_0060 | 0x0_1180_0060 | | ic1_assignclr | 0x_B180_0064 | 0x0_1180_0064 | | ic1_wakerd | 0x_B180_0068 | 0x0_1180_0068 | | ic1 wakeset | 0x_B180_006C | 0x0_1180_006C | | ic1_wakeclr | 0x_B180_0070 | 0x0_1180_0070 | | ic1 maskrd | 0x B180 0070 | 0x0_1180_0070 | | ic1 maskset | 0x B180 0074 | 0x0 1180 0074 | | ic1 maskclr | 0x_B180_0078 | 0x0_1180_0074 | | ic1_risingrd | 0x B180 0078 | 0x0_1180_0078 | | ic1_risingclr | 0x_B180_007C | 0x0_1180_0070 | | ic1_fallingrd | 0x_B180_007C | 0x0_1180_007C | | ic1_fallingclr | 0x_B180_0080 | 0x0_1180_0070 | | Clock Controller - Sect | | 0.00_1100_0000 | | sys_freqctrl0 | 0x_B190_0020 | 0x0_1190_0020 | | sys_freqctrl1 | 0x_B190_0024 | 0x0_1190_0024 | | sys_clksrc | 0x_B190_0024<br>0x_B190_0028 | 0x0_1190_0024 | | sys_cpupII | 0x_B190_0028 | 0x0_1190_0028 | | | | | | sys_auxpll TOY & RTC - Section 7 | 0x_B190_0064 | 0x0_1190_0064 | | sys_toytrim | 0x_B190_0000 | 0x0_1190_0000 | | , , | 0x_B190_0000 | | | sys_toywrite | | 0x0_1190_0004 | | sys_matchtoy0 | 0x_B190_0008 | 0x0_1190_0008 | | sys_matchtoy1 | 0x_B190_000C | 0x0_1190_000C | | sys_matchtoy2 | 0x_B190_0010 | 0x0_1190_0010 | | sys_cntrctrl | 0x_B190_0014 | 0x0_1190_0014 | | sys_toyread | 0x_B190_0040 | 0x0_1190_0040 | | sys_rtctrim | 0x_B190_0044 | 0x0_1190_0044 | | sys_rtcwrite | 0x_B190_0048 | 0x0_1190_0048 | | sys_rtcmatch0 | 0x_B190_004C | 0x0_1190_004C | | sys_rtcmatch1 | 0x_B190_0050 | 0x0_1190_0050 | | sys_rtcmatch2 | 0x_B190_0054 | 0x0_1190_0054 | | sys_rtcread | 0x_B190_0058 | 0x0_1190_0058 | | GPIO - Section 7.3 | T _ | | | sys_pinfunc | 0x_B190_002C | 0x0_1190_002C | | sys_trioutrd | 0x_B190_0100 | 0x0_1190_0100 | | sys_trioutclr | 0x_B190_0100 | 0x0_1190_0100 | | sys_outputrd | 0x_B190_0108 | 0x0_1190_0108 | | sys_outputset | 0x_B190_0108 | 0x0_1190_0108 | | sys_outputclr | 0x_B190_010C | 0x0_1190_010C | | sys_pinstaterd | 0x_B190_0110 | 0x0_1190_0110 | | sys_pininputen | 0x_B190_0110 | 0x0_1190_0110 | | Register | KSEG1<br>Address | Physical<br>Address | |-------------------------|------------------|---------------------| | Power Management - S | ection 7.4 | | | sys_scratch0 | 0x_B190_0018 | 0x0_1190_0018 | | sys_scratch1 | 0x_B190_001C | 0x0_1190_001C | | sys_wakemsk | 0x_B190_0034 | 0x0_1190_0034 | | sys_endian | 0x_B190_0038 | 0x0_1190_0038 | | sys_powerctrl | 0x_B190_003C | 0x0_1190_003C | | sys_wakesrc | 0x_B190_005C | 0x0_1190_005C | | sys_slppwr | 0x_B190_0078 | 0x0_1190_0078 | | sys_sleep | 0x_B190_007C | 0x0_1190_007C | | SDRAM Controller - Se | ction 3.1 | | | mem_sdmode0 | 0x_B400_0000 | 0x0_1400_0000 | | mem_sdmode1 | 0x_B400_0004 | 0x0_1400_0004 | | mem_sdmode2 | 0x_B400_0008 | 0x0_1400_0008 | | mem_sdaddr0 | 0x_B400_000c | 0x0_1400_000c | | mem_sdaddr1 | 0x_B400_0010 | 0x0_1400_0010 | | mem_sdaddr2 | 0x_B400_0014 | 0x0_1400_0014 | | mem_sdrefcfg | 0x_B400_0018 | 0x0_1400_0018 | | mem_sdprecmd | 0x_B400_001c | 0x0_1400_001c | | mem_sdautoref | 0x_B400_0020 | 0x0_1400_0020 | | mem_sdwrmd0 | 0x_B400_0024 | 0x0_1400_0024 | | mem_sdwrmd1 | 0x_B400_0028 | 0x0_1400_0028 | | mem_sdwrmd2 | 0x_B400_002C | 0x0_1400_002C | | mem_sdsleep | 0x_B400_0030 | 0x0_1400_0030 | | mem_sdsmcke | 0x_B400_0034 | 0x0_1400_0034 | | Static Bus Controller - | Section 3.2 | | | mem_stcfg0 | 0x_B400_1000 | 0x0_1400_1000 | | mem_sttime0 | 0x_B400_1004 | 0x0_1400_1004 | | mem_staddr0 | 0x_B400_1008 | 0x0_1400_1008 | | mem_stcfg1 | 0x_B400_1010 | 0x0_1400_1010 | | mem_sttime1 | 0x_B400_1014 | 0x0_1400_1014 | | mem_staddr1 | 0x_B400_1018 | 0x0_1400_1018 | | mem_stcfg2 | 0x_B400_1020 | 0x0_1400_1020 | | mem_sttime2 | 0x_B400_1024 | 0x0_1400_1024 | | mem_staddr2 | 0x_B400_1028 | 0x0_1400_1028 | | mem_stcfg3 | 0x_B400_1030 | 0x0_1400_1030 | | mem_sttime3 | 0x_B400_1034 | 0x0_1400_1034 | | mem_staddr3 | 0x_B400_1038 | 0x0_1400_1038 | | DMA Controller 0 - Sec | tion 4.0 | | | dma0_moderead | 0x_B400_2000 | 0x0_1400_2000 | | dma0_modeset | 0x_B400_2000 | 0x0_1400_2000 | | dma0_modeclr | 0x_B400_2004 | 0x0_1400_2004 | | dma0_peraddr | 0x_B400_2008 | 0x0_1400_2008 | | dma0_buf0addr | 0x_B400_200c | 0x0_1400_200c | | dma0_buf0size | 0x_B400_2010 | 0x0_1400_2010 | | dma0_buf1addr | 0x_B400_2014 | 0x0_1400_2014 | | dma0_buf1size | 0x_B400_2018 | 0x0_1400_2018 | | | | | Table A-4. Device Memory Map (Continued) | Register | KSEG1<br>Address | Physical<br>Address | |--------------------------------|------------------|---------------------| | DMA Controller 1 - Sec | tion 4.0 | | | dma1_moderead | 0x_B400_2100 | 0x0_1400_2100 | | dma1_modeset | 0x_B400_2100 | 0x0_1400_2100 | | dma1_modeclr | 0x_B400_2104 | 0x0_1400_2104 | | dma1_peraddr | 0x_B400_2108 | 0x0_1400_2108 | | dma1_buf0addr | 0x_B400_210c | 0x0_1400_210c | | dma1_buf0size | 0x_B400_2110 | 0x0_1400_2110 | | dma1_buf1addr | 0x_B400_2114 | 0x0_1400_2114 | | dma1_buf1size | 0x_B400_2118 | 0x0_1400_2118 | | DMA Controller 2 - Sec | tion 4.0 | | | dma2_moderead | 0x_B400_2200 | 0x0_1400_2200 | | dma2_modeset | 0x_B400_2200 | 0x0_1400_2200 | | dma2_modeclr | 0x_B400_2204 | 0x0_1400_2204 | | dma2_peraddr | 0x_B400_2208 | 0x0_1400_2208 | | dma2_buf0addr | 0x_B400_220c | 0x0_1400_220c | | dma2_buf0size | 0x_B400_2210 | 0x0_1400_2210 | | dma2_buf1addr | 0x_B400_2214 | 0x0_1400_2214 | | dma2_buf1size | 0x_B400_2218 | 0x0_1400_2218 | | DMA Controller 3 - Sec | tion 4.0 | | | dma3_moderead | 0x_B400_2300 | 0x0_1400_2300 | | dma3_modeset | 0x_B400_2300 | 0x0_1400_2300 | | dma3_modeclr | 0x_B400_2304 | 0x0_1400_2304 | | dma3_peraddr | 0x_B400_2308 | 0x0_1400_2308 | | dma3_buf0addr | 0x_B400_230c | 0x0_1400_230c | | dma3_buf0size | 0x_B400_2310 | 0x0_1400_2310 | | dma3_buf1addr | 0x_B400_2314 | 0x0_1400_2314 | | dma3_buf1size | 0x_B400_2318 | 0x0_1400_2318 | | DMA Controller 4 - Sec | tion 4.0 | | | dma4_moderead | 0x_B400_2400 | 0x0_1400_2400 | | dma4_modeset | 0x_B400_2400 | 0x0_1400_2400 | | dma4_modeclr | 0x_B400_2404 | 0x0_1400_2404 | | dma4_peraddr | 0x_B400_2408 | 0x0_1400_2408 | | dma4_buf0addr | 0x_B400_240c | 0x0_1400_240c | | dma4_buf0size | 0x_B400_2410 | 0x0_1400_2410 | | dma4_buf1addr | 0x_B400_2414 | 0x0_1400_2414 | | dma4_buf1size | 0x_B400_2418 | 0x0_1400_2418 | | DMA Controller 5 - Section 4.0 | | | | dma5_moderead | 0x_B400_2500 | 0x0_1400_2500 | | dma5_modeset | 0x_B400_2500 | 0x0_1400_2500 | | dma5_modeclr | 0x_B400_2504 | 0x0_1400_2504 | | dma5_peraddr | 0x_B400_2508 | 0x0_1400_2508 | | dma5_buf0addr | 0x_B400_250c | 0x0_1400_250c | | dma5_buf0size | 0x_B400_2510 | 0x0_1400_2510 | | dma5_buf1addr | 0x_B400_2514 | 0x0_1400_2514 | | dma5_buf1size | 0x_B400_2518 | 0x0_1400_2518 | | DMA Controller 6 - Sec | tion 4.0 | | | dma6_moderead | 0x_B400_2600 | 0x0_1400_2600 | | dma6_modeset | 0x_B400_2600 | 0x0_1400_2600 | | Register | KSEG1<br>Address | Physical<br>Address | |-----------------------------------|------------------------------|--------------------------------| | dma6_modeclr | 0x B400 2604 | 0x0 1400 2604 | | dma6_peraddr | 0x B400 2608 | 0x0 1400 2608 | | dma6_buf0addr | 0x_B400_260c | 0x0_1400_260c | | dma6 buf0size | 0x B400 2610 | 0x0 1400 2610 | | dma6 buf1addr | 0x B400 2614 | 0x0 1400 2614 | | dma6 buf1size | 0x B400 2618 | 0x0 1400 2618 | | DMA Controller 7 - Sec | | | | dma7 moderead | 0x_B400_2700 | 0x0 1400 2700 | | dma7_modeset | 0x_B400_2700 | 0x0_1400_2700 | | dma7_modeclr | 0x B400 2704 | 0x0_1400_2704 | | dma7_peraddr | 0x B400 2708 | 0x0 1400 2708 | | dma7 buf0addr | 0x B400 270c | 0x0 1400 270c | | dma7 buf0size | 0x B400 2710 | 0x0 1400 2710 | | dma7_buf1addr | 0x B400 2714 | 0x0 1400 2714 | | dma7_buf1size | 0x B400 2718 | 0x0 1400 2718 | | Ethernet Controller DM | | | | macdma0 tx0stat | 0x B400 4000 | 0x0 1400 4000 | | macdma0_tx0addr | 0x B400 4004 | 0x0 1400 4004 | | macdma0_tx0len | 0x B400 4008 | 0x0 1400 4008 | | macdma0_tx1stat | 0x B400 4010 | 0x0 1400 4010 | | macdma0_tx1addr | 0x_B400_4014 | 0x0_1400_4014 | | macdma0_tx1len | 0x B400 4018 | 0x0_1400_4018 | | macdma0_tx2stat | 0x B400 4020 | 0x0 1400 4020 | | macdma0_tx2stdt | 0x B400 4024 | 0x0_1400_4024 | | macdma0_tx2len | 0x_B400_4028 | 0x0 1400 4028 | | macdma0_tx3stat | 0x B400 4030 | 0x0_1400_4020 | | macdma0_tx3addr | 0x_B400_4034 | 0x0_1400_4034 | | macdma0_tx3len | 0x B400 4038 | 0x0_1400_4038 | | macdma0_rx0stat | 0x B400 4100 | 0x0 1400 4100 | | macdma0_rx0addr | 0x_B400_4104 | 0x0_1400_4100 | | macdma0_rx1stat | 0x B400 4110 | 0x0 1400 4110 | | macdma0_rx1addr | 0x_B400_4114 | 0x0_1400_4114 | | macdma0_rx2stat | 0x_B400_4114 | 0x0_1400_4120 | | macdma0_rx2addr | 0x B400 4124 | 0x0_1400_4124 | | macdma0_rx2addr | 0x_B400_4124 | 0x0_1400_4124<br>0x0_1400_4130 | | macdma0_rx3stat | 0x_B400_4130 | 0x0_1400_4130 | | macdma1 tx0stat | 0x_B400_4104 | 0x0_1400_4200 | | macdma1_tx0stat | 0x_B400_4200<br>0x_B400_4204 | 0x0_1400_4200<br>0x0_1400_4204 | | macdma1_tx0len | 0x_B400_4204<br>0x_B400_4208 | 0x0_1400_4204 | | macdma1_tx1stat | 0x_B400_4208<br>0x_B400_4210 | 0x0_1400_4208<br>0x0_1400_4210 | | | | 0x0_1400_4210 | | macdma1_tx1addr<br>macdma1_tx1len | 0x_B400_4214<br>0x_B400_4218 | 0x0_1400_4214<br>0x0_1400_4218 | | macdma1_tx1len | 0x_B400_4218<br>0x_B400_4220 | 0x0_1400_4218<br>0x0_1400_4220 | | | | | | macdma1_tx2addr | 0x_B400_4224 | 0x0_1400_4224 | | macdma1_tx2len | 0x_B400_4228 | 0x0_1400_4228 | | macdma1_tx3stat | 0x_B400_4230 | 0x0_1400_4230 | | macdma1_tx3addr | 0x_B400_4234 | 0x0_1400_4234 | | macdma1_tx3len | 0x_B400_4238 | 0x0_1400_4238 | Appendix A: Memory Map 30360D AMD Table A-4. Device Memory Map (Continued) | Register | KSEG1<br>Address | Physical<br>Address | |-----------------|------------------|---------------------| | macdma1_rx0stat | 0x_B400_4300 | 0x0_1400_4300 | | macdma1_rx0addr | 0x_B400_4304 | 0x0_1400_4304 | | macdma1_rx1stat | 0x_B400_4310 | 0x0_1400_4310 | | macdma1_rx1addr | 0x_B400_4314 | 0x0_1400_4314 | | macdma1_rx2stat | 0x_B400_4320 | 0x0_1400_4320 | | macdma1_rx2addr | 0x_B400_4324 | 0x0_1400_4324 | | macdma1_rx3stat | 0x_B400_4330 | 0x0_1400_4330 | | macdma1_rx3addr | 0x_B400_4334 | 0x0_1400_4334 | # A.1.2 Programming Tips # A.1.2.1 Memory Mapped Registers Peripheral, or system device registers should all be marked with the CCA bits to non-cacheable. Access must be on 32-bit boundaries, one 32-bit value at a time. See Section 2.2 "Caches" on page 15 for more information. ## A.2 Databook Notations This section addresses some of the terminology used in this book. #### 12.3.1 Unpredictable and Undefined The terms UNPREDICTABLE and UNDEFINED are used throughout this book to describe the behavior of the processor in certain cases. UNDEFINED behavior or operations can occur only as the result of executing instructions in a privileged mode (i.e., in Kernel Mode or Debug Mode, or with the CP0 usable bit set in the Status register). Unprivileged software can never cause UNDEFINED behavior or operations. Conversely, both privileged and unprivileged software can cause UNPREDICTABLE results or operations. #### 12.3.2 Unpredictable UNPREDICTABLE results may vary from processor implementation to implementation, instruction to instruction, or as a function of time on the same implementation or instruction. Software can never depend on results that are UNPREDICT-ABLE. UNPREDICTABLE operations may cause a result to be generated or not. If a result is generated, it is UNPREDICT-ABLE. UNPREDICTABLE operations may cause arbitrary exceptions. UNPREDICTABLE results or operations have several implementation restrictions: - Implementations of operations generating UNPREDICTABLE results must not depend on any data source (memory or internal state) which is inaccessible in the current processor mode - UNPREDICTABLE operations must not read, write, or modify the contents of memory or internal state which is inaccessible in the current processor mode. For example, UNPREDICTABLE operations executed in user mode must not access memory or internal state that is only accessible in Kernel Mode or Debug Mode or in another process - UNPREDICTABLE operations must not halt or hang the processor UNPRED used to describe the default state of registers should be taken as meaning UNPREDICATABLE. #### 12.3.3 Undefined UNDEFINED operations or behavior may vary from processor implementation to implementation, instruction to instruction, or as a function of time on the same implementation or instruction. UNDEFINED operations or behavior may vary from nothing to creating an environment in which execution can no longer continue. UNDEFINED operations or behavior may cause data loss. UNDEFINED operations or behavior has one implementation restriction: • UNDEFINED operations or behavior must not cause the processor to hang (that is, enter a state from which there is no exit other than powering down the processor). The assertion of any of the reset signals must restore the processor to an operational state. ## 12.3.4 Register Fields In general, fields marked as reserved should be considered unpredictable. In other words, these fields should be written zeros and ignored on read to preserve future compatibility. # A.3 Data Book Revision History This document is a report of the revision/creation process of the data book for the Au1000 processor. Any revisions (i.e., additions, deletions, parameter corrections, etc.) are recorded in the table(s) below. Table A-5. Revision History | Revision (Date) | Description | |-----------------------|------------------------------------------------------------------------------------------------------------------| | А | See the AMD Alchemy™ Au1000™ Processor Specification Update (publication ID 27348). | | В | | | C<br>(June 2005) | See revision C for details. | | D<br>(September 2005) | Reformatted to bring page count down (from 374 to 281) and correct some minor errors. See Table A-6 for details. | Table A-6. Edits to Current Revision | Section | Revisions / Comments | |------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | All Sections /<br>General | <ul> <li>Reformatted document for page, figure, table and section titles.</li> <li>— All registers now have either a Heading 3 or 4 associated with it so the electronic PDF will be more useful.</li> </ul> | | | Changed active low signals to use and "#" instead of an overbar (e.g., ACRST changed to ACRST#). | | | Changed the callout format for all physical and KSEGx address (e.g., what was 0x0 1400 0000 is now 0x0_1400_0000 and what was 0xB400 000 is now 0x_B400_0000). | | | Omitted Index and added back cover page. | | Section 1.0<br>"Overview" | Figure 1-1 "Au1000™ Processor Block Diagram" on page 11: — Changed pages (moved forward to first page of Section 1.0). | | | Section 1.2 "Features" on page 12: — - Modified second bullet under HIgh-Bandwidth Memory Buses (removed "with NAND/NOR Flash support"). | | | Moved what was Section 1.3 "Data Book Notations" in rev c to the Appendix, Section A.2. | | Section 2.0<br>"CPU" | <ul> <li>Section 2.3.2 "Write Buffer Merging" on page 22:</li> <li>— Fixed addresses in the "Note" (i.e., changed 0x00010000 to 0x_0000_1000 and 0x0001002 to 0x_0000_1002).</li> </ul> | | Section 3.0<br>"Memory Con-<br>trollers" | Section 3.1 "SDRAM Memory Controller" on page 44: — First paragraph, removed "(Note: SyncFlash is not supported in early Au1000 silicon. SyncFlash support becomes available starting with silicon revision 2.3, also known as silicon stepping 'HC'.)" | | Section 4.0 "DMA Controller" | Table 4-1 "DMA Channel Base Addresses" on page 73: — Corrected cell heading from KSEG0 to KSEG1. | | | Section 4.1.4 "DMA Channel Buffer Size Registers" on page 78: — PDF of rev C was messed up and could not be read. Fixed. | | Section 7.0 "System Control" | Table 7-5 "GPIO Control Registers" on page 185: — Corrected Physical Offset - was 0x1190 0000; changed to 0x0_1190_0000. | | | Table 7-7 "Power Management Registers" on page 191: — Corrected Physical Offset - was 0x1190 0000; changed to 0x0_1190_0000. | Table A-6. Edits to Current Revision (Continued) | Section | Revisions / Comments | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Section 8.0<br>"Power-up,<br>Reset and Boot" | Section 8.3 "Boot" on page 198: — Corrected all references of 0x1FC0_0000 to 0x0_1FC0_0000. Section 8.3.1.2 "16-Bit Boot for Big-Endian System" on page 199: — Corrected all references to 0x1FC00000 to 0x0_1FC0_0000. |