SPRS027B - JANUARY 1995 - REVISED APRIL 1996 - High-Performance Floating-Point DSP - TMX320C32-60 (5 V) 33-ns Instruction Cycle Time 330 MOPS, 60 MFLOPS, 30 MIPS - TMS320C32-50 (5 V) 40-ns Instruction Cycle Time 275 MOPS, 50 MFLOPS, 25 MIPS - TMS320C32-40 (5 V) 50-ns Instruction Cycle Time 220 MOPS, 40 MFLOPS, 20 MIPS - TMX320LC32-40 (3.3 V) 50-ns Instruction Cycle Time 220 MOPS, 40 MFLOPS, 20 MIPS - 32-Bit High-Performance CPU - 16-/32-Bit Integer and 32-/40-Bit Floating-Point Operations - 32-Bit Instruction Word, 24-Bit Addresses - Two 256 x 32-Bit Single-Cycle, Dual-Access On-Chip RAM Blocks - Flexible Boot-Program Loader - On-Chip Memory-Mapped Peripherals: - One Serial Port - Two 32-Bit Timers - Two-Channel Direct Memory Access (DMA) Coprocessor With Configurable Priorities - Enhanced External Memory Interface That Supports 8-/16-/32-Bit Wide External RAM for Data Access and Program Execution From 16-/32-Bit Wide External RAM - TMS320C30 and TMS320C31 Object Code Compatible - Fabricated using 0.7 μm Enhanced Performance Implanted CMOS (EPIC™) Technology by Texas Instruments (TI™) - 144-Pin Plastic Quad Flat Package (PCM Suffix) 5 V - 144-Pin Thin Plastic Quad Flat Package (PGE Suffix) 3.3 V - Eight Extended-Precision Registers - Two Address Generators With Eight Auxiliary Registers and Two Auxiliary Register Arithmetic Units (ARAUs) - Two Low-Power Modes - Two- and Three-Operand Instructions - Parallel Arithmetic Logic Unit (ALU) and Multiplier Execution in a Single Cycle - Block-Repeat Capability - Zero-Overhead Loops With Single-Cycle Branches - Conditional Calls and Returns - Interlocked Instructions for Multiprocessing Support - One External Pin, PRGW, That Configures the External-Program-Memory Width to 16 or 32 Bits - Two Sets of Memory Strobes (STRB0 and STRB1) and One I/O Strobe (IOSTRB) Allow Zero-Glue Logic Interface to Two Banks of Memory and One Bank of External Peripherals - Separate Bus-Control Registers for Each Strobe-Control Wait-State Generation, External Memory Width, and Data Type Size - STRB0 and STRB1 Memory Strobes Handle 8-, 16-, or 32-Bit External Data Accesses (Reads and Writes) - Multiprocessor Support Through the HOLD and HOLDA Signals Is Valid for All Strobes #### description The TMS320C32 is the newest member of the TMS320C3x generation of digital signal processors (DSPs) from Texas Instruments. The TMS320C32 is an enhanced 32-bit floating-point processor manufactured in 0.7- $\mu$ m triple-level-metal CMOS technology. The enhancements to the TMS320C3x architecture include a variable-width external-memory interface, faster instruction cycle time, power-down modes, two-channel DMA coprocessor with configurable priorities, flexible boot loader, relocatable interrupt-vector table, and edge- or level-triggered interrupts. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC and TI are trademarks of Texas Instruments Incorporated. UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas instruments standard warranty. Production processing does Copyright © 1996, Texas Instruments Incorporated 1 POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 ## 8951722 0097540 617 **#** SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### pin assignments # PCM AND PGE PACKAGE † (TOP VIEW) † NC=No internal connection POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251-1443 SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### **Pin Assignments** | | PIN | P | IN | F | PIN | F | IN | | PIN | |--------|------------------|--------|------------------|------------|------------------|--------|-------------------|--------|------------------| | NUMBER | NAME | NUMBER | NAME | NUMBER | NAME | NUMBER | NAME | NUMBER | NAME | | 1 | DR0 | 30 | A17 | 59 | DV <sub>DD</sub> | 88 | IVSS | 117 | RDY | | 2 | DV <sub>DD</sub> | 31 | A16 | 60 | D31 | 89 | D11 | 118 | IV <sub>SS</sub> | | 3 | FSR0 | 32 | A15 | 61 | D30 | 90 | DV <sub>DD</sub> | 119 | IOSTRB | | 4 | CLKR0 | 33 | A14 | 62 | D29 | 91 | D10 | 120 | STRB0_B3/A_1 | | 5 | CLKX0 | 34 | A13 | 63 | D28 | 92 | C∨SS | 121 | STRB0_B2/A_2 | | 6 | FSX0 | 35 | CVSS | 64 | D27 | 93 | DVSS | 122 | STRB0_B1 | | 7 | DX0 | 36 | DVSS | 65 | D26 | 94 | VSSL | 123 | STRB0_B0 | | 8 | IV <sub>SS</sub> | 37 | NC | 66 | IVSS | 95 | VSSL | 124 | $v_{DDL}$ | | 9 | SHZ | 38 | A12 | 67 | D25 | 96 | D9 | 125 | $v_{DDL}$ | | 10 | TCLK0 | 39 | $DV_{DD}$ | 68 | DV <sub>DD</sub> | 97 | D8 | 126 | STRB1_B3/A_1 | | 11 | TCLK1 | 40 | A11 | 69 | D24 | 98 | D7 | 127 | VSSL | | 12 | DV <sub>DD</sub> | 41 | A10 | 70 | D23 | 99 | D6 | 128 | STRB1_B2/A_2 | | 13 | EMU3 | 42 | A9 | 71 | D22 | 100 | D5 | 129 | D∨ <sub>DD</sub> | | 14 | EMU0 | 43 | A8 | 72 | NC | 101 | D4 | 130 | STRB1_B1 | | 15 | $V_{DDL}$ | 44 | A7 | 73 | C∨SS | 102 | D∨ <sub>DD</sub> | 131 | STRB1_B0 | | 16 | $V_{DDL}$ | 45 | A6 | 74 | DVSS | 103 | D3 | 132 | R/W | | 17 | EMU1 | 46 | DV <sub>DD</sub> | 75 | D21 | 104 | D2 | 133 | PRGW | | 18 | EMU2 | 47 | A5 | 76 | D20 | 105 | D1 | 134 | RESET | | 19 | VSSL | 48 | A4 | 77 | D19 | 106 | D0 | 135 | CVSS | | 20 | MCBL/MP | 49 | A3 | 78 | D18 | 107 | H1 | 136 | D∨ss | | 21 | CVSS | 50 | $v_{DDL}$ | 79 | D∨ <sub>DD</sub> | 108 | нз | 137 | XF0 | | 22 | DVSS | 51 | $v_{DDL}$ | 80 | D17 | 109 | NC | 138 | XF1 | | 23 | A23 | 52 | A2 | <b>8</b> 1 | D16 | 110 | V <sub>SUBS</sub> | 139 | IACK | | 24 | A22 | 53 | CVSS | <b>8</b> 2 | D15 | 111 | CVSS | 140 | INTO | | 25 | A21 | 54 | DVSS | 83 | D14 | 112 | DVSS | 141 | INT1 | | 26 | A20 | 55 | A1 | 84 | D13 | 113 | CLKIN | 142 | INT2 | | 27 | A19 | 56 | VSSL | 85 | V <sub>DDL</sub> | 114 | HOLDA | 143 | INT3 | | 28 | A18 | 57 | VSSL | 86 | VDDL | 115 | HOLD | 144 | NC | | 29 | $DV_{DD}$ | 58 | A0 | 87 | D12 | 116 | DVDD | | | POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 5 **338** 8961722 0097542 49T **338** SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### pin functions This section provides signal descriptions for the TMS320C32 device. The following table lists each signal, the number of pins, operating modes, and a brief signal description. The table below groups the signals according to their function. #### TMS320C32 Pin Functions | PIN | | TYPET | DESCRIPTION | | VDITI | | |--------------------------|---------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------|---| | NAME | NO. | | DESCRIPTION | | GNAL<br>HIGH | _ | | | · · · · · · · · · · · · · · · · · · · | | EXTERNAL-BUS INTERFACE (70 PINS) | | | | | D31 - D0 | 32 | 1/O/Z | 32-bit data port of the external-bus interface | S | Н | R | | A23 - A0 | 24 | O/Z | 24-bit address port of the external-bus interface | S | Н | R | | R/W | 1 | O/Z | Read/write for external-memory interface. $R/W$ is high when a read is performed and low when a write is performed over the parallel interface. | s | Н | R | | IOSTRB | 1 | O/Z | External-peripheral I/O strobe for the external-memory interface | s | Н | | | STRB0_B3/A_1 | 1 | O/Z | External-memory access strobe 0, byte enable 3 for 32-bit external-memory interface and address pin for 8-bit and 16-bit external-memory interface | s | Н | | | STRB0_B2/A_2 | 1 | O/Z | External-memory access strobe 0, byte enable 2 for 32-bit external-memory interface and address pin for 8-bit external-memory interface | s | н | | | STRB0_B1 | 1 | O/Z | External-memory access strobe 0, byte enable 1 for the external-memory interface | S | Н | | | STRB0_B0 | 1 | O/Z | External-memory access strobe 0, byte enable 0 for the external-memory interface | s | Н | | | STRB1_B3/A_1 | 1 | O/Z | External-memory access strobe 1, byte enable 3 for 32-bit external-memory interface and address pin for 8-bit and 16-bit external-memory interface | s | Н | | | STRB1_B2/A <sub>-2</sub> | 1 | O/Z | External-memory access strobe 1, byte enable 2 for 32-bit external-memory interface and address pin for 8-bit external-memory interface | s | Н | | | STRB1_B1 | 1 | O/Z | External-memory access strobe 1, byte enable 1 for the external-memory interface | S | Н | | | STRB1_B0 | 1 | O/Z | External-memory access strobe 1, byte enable 0 for the external-memory interface | s | н | | | RDY | 1 | I | Ready. RDY indicates that the external device is prepared for an external-memory interface transaction to complete. | | | | | HOLD | 1 | I | Hold signal for external-memory interface. When HOLD is a logic low, any ongoing transaction is completed. A23 – A0, D31 – D0, IOSTRB, STRB0_Bx, STRB1_Bx, and R/W are placed in the high-impedance state, and all transactions over the external-memory interface are held until HOLD becomes a logic high or the NOHOLD bit of the STRB0 bus-control register is set. | | | | | HOLDA | 1 | O/Z | Hold acknowledge for external-memory interface. HOLDA is generated in response to a logic low on HOLD. HOLDA indicates that A23 – A0, D31 – D0, IOSTRB, STRB0_Bx, STRB1_Bx, and R/W are in the high-impedance state and that all transactions over the memory are held. HOLDA is high in response to a logic high of HOLD or when the NOHOLD bit of the external bus-control register is set. | s | | | | PRGW | 1 | 1 | Program memory width select. When PRGW is a logic low, program is fetched as a single 32-bit word. When PRGW is a logic high, two 16-bit program fetches are performed to fetch a single 32-bit instruction word. The status of PRGW at device reset affects the reset value of the STRB0 and STRB1 bus-control register. | | | | | | , | | CONTROL SIGNALS (9 PINS) | | | | | RESET | 1 | ı | Reset. When RESET is a logic low, the device is in the reset condition. When RESET becomes a logic high, execution begins from the location specified by the reset vector. | | | | | INT3 - INT0 | 4 | ı | External interrupts | | | | <sup>†</sup> I = input, O = output, Z = high-impedance state ‡ S = SHZ active, H = HOLD active, R = RESET active POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 8961722 0097543 326 🖿 SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### TMS320C32 Pin Functions (Continued) | PIN<br>NAME | NO. | TYPE† | DESCRIPTION | CONDITIONS<br>WHEN<br>SIGNAL IS<br>IN HIGH Z‡ | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--| | | | | CONTROL SIGNALS (9 PINS) (CONTINUED) | | | | TACK | 1 | O/Z | Interrupt acknowledge. IACK is set to a logic high by the IACK instruction. This signal can be used to indicate the beginning or end of an interrupt-service routine. | s | | | MCBL/MP | 1 | ı | Microcomputer boot loader/microprocessor mode | | | | XF1-XF0 | 2 | I/O/Z | External flags. XF1 and XF0 are used as general-purpose I/Os or used to support interlocked-processor instructions. | S R | | | | | | SERIAL PORT SIGNALS (6 PINS) | | | | CLKX0 | 1 | I/O/Z | Serial port 0 transmit clock. CLKX0 is the serial shift clock for the serial port 0 transmitter. | S R | | | DX0 | 1 | I/O/Z | Data transmit output. Serial port 0 transmits serial data on DX0. | S R | | | FSX0 | 1 | I/O/Z | Frame-synchronization pulse for transmit. The FSX0 pulse initiates the transmit-data process over DX0. | S R | | | CLKR0 | 1 | 1/0/Z | Serial port 0 receive clock. CLKR0 is the serial shift clock for the serial port 0 receiver. | S R | | | Interrupt acknowledge. IACK is set to a logic high by the IACK instruction. This signal can be used to indicate the beginning or end of an interrupt-service routine MCBL/MP | | | | S R | | | FSR0 1 I/O/Z Frame-synchronization pulse for receive. The FSR0 pulse initiates the receive-data process over DR0. | | | | | | | | | | TIMER SIGNALS (2 PINS) | | | | TCLK0 | 1 | I/O/Z | Timer clock 0. As an input, TCLK0 is used by timer 0 to count external pulses. As an output, TCLK0 outputs pulses generated by timer 0. | S R | | | TCLK1 | 1 | 1/0/Z | Timer clock 1. As an input, TCLK1 is used by timer 1 to count external pulses. As an output, TCLK1 outputs pulses generated by timer 1. | S R | | | | | | CLOCK SIGNALS (3 PINS) | | | | CLKIN | 1 | 1 | Input to the internal oscillator from an external clock source | | | | H1 | 1 | O/Z | External H1 clock. H1 has a period equal to twice CLKIN. | S | | | H3 | 1 | O/Z | External H3 clock. H3 has a period equal to twice CLKIN. | S | | | | | | RESERVED (5 PINS) | | | | EMU0-EMU2 | 3 | 1 | Reserved for emulation. Use 18 k $\Omega$ –22 k $\Omega$ pullup resistors to 5 V. | | | | EMU3 | 1 | O/Z | Reserved for emulation | S | | | SHZ | 1 | I | Shutdown high impedance. When active, $\overline{SHZ}$ shuts down the 'C32 and places all'3-state I/O pins in the high-impedance state. $\overline{SHZ}$ is used for board-level testing to ensure that no dual-drive conditions occur. <b>CAUTION:</b> A low on $\overline{SHZ}$ corrupts 'C32 memory and register contents. Reset the device with $\overline{SHZ}$ high to restore it to a known operating condition. | | | | | | | | | | | CONTROL SIGNALS (9 PINS) (CONTINUED) Interrupt acknowledge. IACK is set to a logic high by the IACK instruction. This signal can be used to indicate the beginning or end of an interrupt-service routine. MCBL/MP 1 I Microcomputer boot loader / microprocessor mode XF1 – XF0 2 I/O/Z External Itags. XF1 and XF0 are used as general-purpose I/Os or used to support interlocked-processor instructions. SERIAL PORT SIGNALS (6 PINS) CLKX0 1 I/O/Z Serial port 0 ransmit clock. CLKX0 is the serial shift clock for the serial port 0 transmiter. DX0 1 I/O/Z Data transmit output. Serial port 0 transmits serial data on DX0. Serial port 0 transmit-data process over DX0. CLKR0 1 I/O/Z Serial port 0 receive clock. CLKR0 is the serial shift clock for the serial port 0 ransmit-data process over DX0. CLKR0 1 I/O/Z Data receive. Serial port 0 receives serial data on DR0. Serial port 0 receiver clock. CLKR0 is the serial shift clock for the serial port 0 receiver. DR0 1 I/O/Z Data receive. Serial port 0 receives serial data on DR0. Serial port 0 receive clock. CLKR0 is the serial shift clock for the serial port 0 receive data process over DX0. TIMER SIGNALS (2 PINS) TIMER SIGNALS (2 PINS) TIMER SIGNALS (2 PINS) Timer clock 0. As an input, TCLK0 is used by timer 0 to count external pulses. As an output, TCLK0 outputs pulses generated by timer 0. CLKIN 1 I IO/Z Timer clock 1. As an input, TCLK1 is used by timer 1 to count external pulses. As an output, TCLK1 outputs pulses generated by timer 1. CLCK SIGNALS (3 PINS) CLKIN 1 I input to the internal oscillator from an external clock source H1 1 O/Z External H1 clock. H1 has a period equal to twice CLKIN. S RESERVED (6 PINS) EMU0 - EMU2 3 I Reserved for emulation. Use 18 kΩ - 22 kΩ pullup resistors to 5 V. RESERVED (6 PINS) EMU0 - EMU2 3 I Reserved for emulation occur cAUTION: A low on SHZ corrupts case more part and register contents. Reset the device with SHZ high to restore it to a known operating condition. POWER / GROUND | | | | | | | | | <u> </u> | | | | | | + | | | | | | | <del></del> | l | | | | | V <sub>DDL</sub> | 8 | I | | | | | VSSL | 6 | 1 | | | | | Serial port 0 | | | | | | <sup>§</sup> Recommended decoupling capacitor is 0.1 $\mu$ F. POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 : 🖿 8961722 0097544 262 🖿 <sup>†</sup> I = input, O = output, Z = high-impedance state ‡ S = $\overline{SHZ}$ active, H = $\overline{HOLD}$ active, R = $\overline{RESET}$ active SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### functional block diagram #### operation Operation of the TMS320C32 is identical to the TMS320C30 and TMS320C31 digital signal processors, with the exception of an enhanced external memory interface and the addition of two CPU power-management modes. #### external memory interface The TMS320C32 has a configurable external-memory interface with a 24-bit address bus, a 32-bit data bus, and three independent multi-function strobes. The flexibility of this unique interface enables product designers to minimize external-memory chip count. POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 I - 8961722 0097545 1T9 - #### external memory interface (continued) Up to three mutually exclusive memory areas—one program area and two data areas—can be implemented. Each memory area's configuration is independent of the physical memory's width and independent of the other memory areas' configurations. See Figure 1. Figure 1. 'C32 External Memory Interface The TMS320C32's external-memory configuration is controlled by a combination of hardware configuration and memory-mapped control registers and can be reconfigured dynamically. The signals that control external-memory configuration are the PRGW, STRB0, STRB1, and IOSTRB. The signals work as follows: - The TMS320C32 is a 32-bit microprocessor, that is, the CPU operates on 32-bit program words. The external-memory interface provides the capability of fetching instructions as either 32-bit words or two 16-bit half words from consecutive addresses. Program memory width is 16 bits if the PRGW signal is high, 32 bits if the PRGW signal is low. - STRBO and STRB1 are sets of control signals, four signals each, that are mapped to specific ranges of external-memory addresses. When an address within one of these ranges is accessed by a read or write instruction (CPU or DMA), the corresponding set of control signals is activated. Figure 8 illustrates the TMS320C32's memory map, showing the address ranges for which the strobe signals become active. SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### external memory interface (continued) The behavior of the STRB0 and STRB1 control signals is determined by the contents of the STRB0 and STRB1 control registers. The STRBO and STRBI control registers each have a field that specifies the physical memory width (8, 16, or 32 bits) of the external-memory address ranges they control. Another field specifies the data width (8, 16, or 32 bits) of the data contained in those addresses. The values in these fields are not required to match. For example, a 32-bit-wide physical memory space can be configured to segment each 32-bit word into four consecutive 8-bit locations, each having its own address. Each control-signal set has two pins (STRBx\_B2/A\_2 and STRBx\_B3/A\_1) that can act as either byte-enable (chip-select) pins or address pins, and two dedicated byte-enable (chip-select) pins (STRBx\_B0 and STRBx\_B1). The pins' functions are determined by the physical memory width specified in the corresponding control register: #### external memory interface (continued) For 8-bit-wide physical memory, the STRBx\_B2/A\_2 and STRBx\_B3/A\_1 pins function as address pins (least significant address bits) and the STRBx\_B0 pin functions as a byte-enable (chip-select) pin. STRBx\_B1 is unused. See Figure 2. Figure 2. 'C32 With 8-Bit-Wide External Memory • For 16-bit-wide physical memory, the STRBx\_B3/A\_1 pin functions as an address pin (least significant address bits). The STRBx\_B0 and STRBx\_B1 pins function as byte-enable (chip-select) pins. STRBx\_B2/A\_2 is unused. See Figure 3. Figure 3. 'C32 With 16-Bit-Wide External Memory SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### external memory interface (continued) • For 32-bit-wide physical memory, all STRB0 and STRB1 pins function as byte-enable (chip-select) pins. See Figure 4. Figure 4. 'C32 With 32-Bit-Wide External Memory For more detailed information and examples see *TMS320C32 Addendum to the TMS320C3x User's Guide* (literature number SPRU132B) and *Interfacing Memory to the TMS320C32 DSP Application Report* (literature number SPRA040). The IOSTRB control signal, like STRBO and STRBI, also is mapped to a specific range of addresses but it is a single signal that can access only 32-bit data from 32-bit-wide memory. Its range of addresses appears in the TMS320C32's memory map, shown in Figure 8. The IOSTRB bus timing is different from the STRBO and STRBI bus timings to accommodate slower I/O peripherals. #### external memory interface (continued) #### examples Figure 5 and Figure 6 show examples of external memory configurations that can be implemented using the TMS320C32's external memory interface. The first example has a 32-bit-wide external memory with 8- and 16-bit data areas and a 32-bit program area. Figure 5. 'C32 With 32-Bit-Wide External Memory Configured With 8- and 16-Bit Data Areas and 32-Bit Program Memory Figure 6 shows a configuration that can be implemented with 16-bit external memory. Note that 32-bit data and program words can be stored and retrieved as half words. Figure 6. 'C32 With 16-Bit-Wide External Memory Configured With 8- and 16-Bit Data Areas and a 32-Bit Program Area SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### external memory interface (continued) Figure 7 shows one possible configuration that can be implemented with 8-bit external memory. Note that program words, which are 32-bit, cannot be executed from 8-bit-wide memory. Figure 7. 'C32 With 8-Bit-Wide External Memory Configured With 8- and 16-Bit Data Areas #### memory map Figure 8 depicts the memory map for the TMS320C32. Refer to the TMS320C32 Addendum to the TMS320C3x User's Guide (literature number SPRU132B) for a detailed description of this memory mapping. Microprocessor Mode Microcomputer/Boot-LoaderMode Figure 8. TMS320C32 Memory Map 💻 8961722 DO97552 339 🖿 13 SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### power management The TMS320C32 CPU has two power-management modes, IDLE2 and LOPOWER (low power). In IDLE2 mode, no instructions are executed and the CPU, peripherals, and memory retain their previous state while the external bus output pins are idle. During IDLE2 mode, the H1 clock signal is held high while the H3 clock signal is held low until one of the four external interrupts is asserted. In the LOPOWER mode, the CPU continues to execute instructions and the DMA continues to perform transfers, but at a reduced clock rate of the CLKIN frequency divided by 16 (that is, TMS320C32 with a 32-MHz CLKIN frequency performs the same as a 2-MHz TMS320C32 with an instruction cycle time of 1000 ns (1 MHz). #### boot loader The TMS320C32 flexible boot loader loads programs from the serial port, EPROM, or other standard non-volatile memory device. The boot-loader functionality of the TMS320C32 is equivalent to that of the TMS320C31, and has added modes to handle the data-type sizes and memory widths supported by the external memory interface. The memory-boot load supports data transfers with and without handshaking. The handshake mode allows synchronous transfer of programs by using two pins as data-acknowledge and data-ready signals. #### peripherals The TMS320C32 peripherals are comprised of one serial port, two timers, and two DMA channels. The serial port and timers are functionally identical to those in the TMS320C31 peripherals. The TMS320C32 two-channel DMA coprocessor has user-configurable priorities: CPU, DMA, or rotating between CPU and DMA. POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 #### peripherals (continued) Figure 9 shows the TMS320C32's peripheral-bus control-register mapping. Figure 9. Peripheral-Bus Memory-Mapped Registers 1 🔤 8961722 0097554 101 🖿 SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### interrupts To reduce external logic and simplify the interface, the external interrupts can be either edge- or level-triggered. Unlike the fixed interrupt-trap vector-table location of the TMS320C30 and TMS320C31 devices, the TMS320C32 has a user-relocatable interrupt-trap vector table. The interrupt-trap vector table must start on a 256-word boundary. The interrupt and trap vector locations memory mapping is illustrated in Figure 10. The reset vector is fixed to address 0h as shown in Figure 8. | EA (ITTP) + 00h | Reserved | |------------------------|----------| | EA (ITTP) + 01h | INTO | | EA (ITTP) + 02h | INT1 | | EA (ITTP) + 03h | INT2 | | <b>EA (ITTP)</b> + 04h | INT3 | | EA (ITTP) + 05h | XINTO | | EA (ITTP) + 06h | RINTO | | EA (ITTP) + 07h | Reserved | | EA (ITTP) + 08h | Reserved | | EA (ITTP) + 09h | TINTO | | EA (ITTP) + 0Ah | TINT1 | | EA (ITTP) + 0Bh | DINTO | | EA (ITTP) + 0Ch | DINT1 | | EA (ITTP) + 0Dh | Reserved | | EA (ITTP) + 1Fh | | | EA (ITTP) + 20h | TRAP0 | | | : | | | | | EA (ITTP) + 3Bh | TRAP27 | | EA (ITTP) + 3Ch | TRAP28 | | EA (ITTP) + 3Dh | TRAP29 | | EA (ITTP) + 3Eh | TRAP30 | | EA (ITTP) + 3Fh | TRAPSI | | | | Figure 10. Reset, Interrupt, and Trap Vector/Branches Memory-Map Locations SPRS027B - JANUARY 1995 - REVISED APRIL 1996 ## absolute maximum ratings over specified temperature ranges (unless otherwise noted)† | | | 'LC32 | |----------------------------------------------------|---------------|-----------------| | Supply voltage range, V <sub>CC</sub> (see Note 1) | | | | Input voltage range | | | | Output voltage range, VO | 0.3 V to 7 V | 0.3 V to 5 V | | Continuous power dissipation (see Note 2) | 1.95 W | 850 mW | | Operating case temperature, T <sub>C</sub> | 0°C to 85°C | 0°C to 85°C | | Storage temperature range, T <sub>stq</sub> | 55°C to 150°C | - 55°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltage values are with respect to VSS. #### recommended operating conditions (see Note 3) | | | | | '320C | 32 | | '320LC3 | 2 | | |-----------------|------------------------------------------------|------------------|--------|-------|------------------------|------------|----------|------------------------|------| | | | | MIN | NOM‡ | MAX | MIN | NOM | MAX | UNIT | | $V_{DD}$ | Supply voltage (DVDD, VDDL) | | 4.75 | 5 | 5.25 | 3.13 | 3.3 | 3.47 | V | | ٧ <sub>SS</sub> | Supply voltage (CVSS, VSSL, IVSS, DVSS, VSUBS) | | | 0 | | | 0 | | > | | VIH | High-level input voltage | CLKIN | 2.6 | | V <sub>DD</sub> + 0.3§ | 2 | | V <sub>DD</sub> + 0.3§ | ٧ | | VIH | riigirieveriiiput voitage | All other inputs | 2 | | V <sub>DD</sub> + 0.3§ | 1.8 | 400 | V <sub>DD</sub> + 0.3§ | V | | ۷ <sub>IL</sub> | Low-level input voltage | | - 0.3§ | | 0.8 | - 0.3§ | <u>a</u> | 0.6 | ٧ | | ЮН | High-level output current | | | | - 300 | . 19 | ÿ" | - 300 | μА | | lOL | Low-level output current | | | | 2 | | | 2 | mA | | TC | Operating case temperature | | 0 | | 85 | <b>₩</b> 0 | | 85 | .c | <sup>‡</sup> All nominal values are at $V_{DD} = 5 \text{ V}$ , $T_A$ (ambient air temperature)= 25°C. NOTE 3: All input and output voltage levels are TTL compatible. 🔳 8961722 0097556 T84 🛲 This value calculated for the 'C32-40. Actual operating power is less. This value was obtained under specially produced worst-case test conditions which are not sustained during normal device operation. These conditions consist of continuous parallel writes of a checkerboard pattern to the external bus at the maximum rate possible. See normal (IpD) current specification in the electrical characteristics table and refer the Calculation of TMS320C30 Power Dissipation Application Report (literature number SPRA020). <sup>§</sup> These values are derived from characterization and not tested. SPRS027B - JANUARY 1995 - REVISED APRIL 1996 ## electrical characteristics over recommended ranges of supply voltage (unless otherwise noted)†‡ | | PARAMETE | 3 | TEST COMPITIONS | | 320C32 | | "; | 320LC3 | 2 🌦 | T | |-----|---------------------------------------|-------------------------|------------------------------|------|--------|------|------|----------|---------------|------| | | PANAMETER | · | TEST CONDITIONS | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | ∨он | High-level output volta | age | $V_{DD} = MIN, I_{OH} = MAX$ | 2.4 | 3 | | 2.0 | 3 | 200 | ٧ | | VOL | Low-level output volta | ge | $V_{DD} = MIN, I_{OL} = MAX$ | | 0.3 | 0.6§ | | 0.3 | <b>⊚0.4</b> § | V | | loz | High-impedance state | output current | V <sub>DD</sub> = MAX | - 20 | | 20 | - 20 | | | μА | | lį | Input current | | $V_I = V_{SS}$ to $V_{DD}$ | - 10 | | 10 | - 10 | | | μΑ | | | | f <sub>X</sub> = 40 MHz | T <sub>A</sub> = 25°C, | | 160 | 390 | | 150 | 300 | | | | Supply current | $f_X = 50 \text{ MHz}$ | $V_{DD} = MAX,$ | | 200 | 425 | | 200 | | mA | | DD | (see Note 4) | $f_X = 60 \text{ MHz}$ | f <sub>X</sub> = MAX‡ | - | 225 | 475 | | 70000 | | | | | , , , , , , , , , , , , , , , , , , , | Standby | IDLE2,<br>CLKIN shut off | | 50 | | | 20 | | μΑ | | | | CLKIN | | • | | 25 | 800 | <b>)</b> | 15 | | | Cı | Input capacitance | All other inputs | | - | | 15¶ | 20 | | 25¶ | рF | | Co | Output capacitance | | | | | 20¶ | *** | | 20¶ | pF | <sup>†</sup> For 'C31, all nominal values are at V<sub>DD</sub> = 5 V, T<sub>A</sub> (ambient air temperature) = 25°C. For 'LC31, all nominal values are at V<sub>DD</sub> = 3.3 V, T<sub>A</sub> (ambient air temperature) = 25°C. NOTE 4: Actual operating current is less than this maximum value (reference Note 2). #### PARAMETER MEASUREMENT INFORMATION Where: $I_{OL}$ = 2 mA (all outputs) $I_{OH} = 300 \,\mu\text{A} \text{ (all outputs)}$ $V_{Load} = 2.15 V$ C<sub>T</sub> = 80-pF typical load-circuit capacitance Figure 11. Test Load Circuit POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 ■ 8961722 0097557 910 **■** <sup>‡</sup> f<sub>X</sub> is the input clock frequency. $<sup>\</sup>frac{9}{2}$ V<sub>OL</sub>(max) = 0.7 V for A(0:23) Assured by design but not tested #### PARAMETER MEASUREMENT INFORMATION (CONTINUED) ## signal-transition levels for 'C32 (see Figure 12 and Figure 13) TTL-level outputs are driven to a minimum logic-high level of 2.4 V and to a maximum logic-low level of 0.6 V. Output transition times are specified in the following paragraph. For a high-to-low transition on an output signal, the level at which the output is said to be no longer high is 2 V and the level at which the output is said to be low is 1 V. For a low-to-high transition, the level at which the output is said to be no longer low is 1 V and the level at which the output is said to be high is 2 V (see Figure 12). Figure 12. 'LC32 Output Levels Transition times for TTL-compatible inputs are specified as follows. For a high-to-low transition on an input signal, the level at which the input is said to be no longer high is 2 V and the level at which the input is said to be low is 0.8 V. For a low-to-high transition on an input signal, the level at which the input is said to be no longer low is 0.8 V and the level at which the input is said to be high is 2 V (see Figure 13). Figure 13. 'LC32 Input Levels #### PARAMETER MEASUREMENT INFORMATION (CONTINUED) #### signal transition levels for 'LC32 (see Figure 14 and Figure 15) Outputs are driven to a minimum logic-high level of 2 V and to a maximum logic-low level of 0.4 V. Output transition times are specified as follows: - For a high-to-low transition on an output signal, the level at which the output is said to be no longer high is 2 V and the level at which the output is said to be low is 1 V. - For a low-to-high transition, the level at which the output is said to be no longer low is 1 V and the level at which the output is said to be high is 2 V. Figure 14. 'LC32 Output Levels Transition times for inputs are specified as follows: - For a high-to-low transition on an input signal, the level at which the input is said to be no longer high is 1.8 V and the level at which the input is said to be low is 0.6 V. - For a low-to-high transition on an input signal, the level at which the input is said to be no longer low is 0.6 V and the level at which the input is said to be high is 1.8 V. Figure 15. 'LC32 Input Levels #### PARAMETER MEASUREMENT INFORMATION (CONTINUED) ### timing parameter symbology Timing parameter symbols used in this document are in accordance with JEDEC Standard 100-A. Unless otherwise noted, in order to shorten the symbols, pin names and other related terminology have been abbreviated as follows: A23-A0 when the physical-memory-width-bit field of the STRBx control register is set to 32 bits A23-A0 and STRBx\_B3/A\_1 when the physical-memory-width-bit field of the STRBx control register is set to 16 bits A23-A0, STRBx\_B3/A\_1 and STRBx\_B2/A\_2 when the physical-memory-width-bit field of the STRBx control register is set to 8 bits CI CLKIN RDY RDY D D(31-0) H H1, H3 IOS IOSTRB P t<sub>c(H)</sub> Q t<sub>c(CI)</sub> RW R/W STRBx\_B(3-0) when the physical-memory-width-bit field of the STRBx control register is set to 32 bits STRBx\_B(1-0) when the physical-memory-width-bit field of the STRBx control register is set to 16 bits STRBx\_B0 when the physical-memory-width-bit field of the STRBx control register is set to 8 bits XF XF0 or XF1 ## operating characteristics for CLKIN, H1 and H3 [Q = $t_{c(CI)}$ ] (see Figure 16 and Figure 17) | NO. | | PARAMETERS | TEST<br>CONDITIONS | | 'C32-40<br>'LC32-40† | | -50 | 'C32 - 60 | | UNIT | |-----|-----------------------|-------------------------------------|--------------------|-----|----------------------|-----|-----|-----------|-------------|------| | | | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | | | 1 | t <sub>f(C1)</sub> ‡ | Fall time, CLKIN | | | 5 <b>§</b> | | 5§ | | <b>%</b> 4§ | ns | | 2 | tw(CIL)‡ | Pulse duration, CLKIN low | Q = min | 9 | | 7 | | 6 | | ns | | 3 | tw(CIH) | Pulse duration, CLKIN high | Q = min | 9‡§ | | 8‡ | | 6§ , | | ns | | 4 | tr(CI)‡ | Rise time, CLKIN | | 1 | 5§ | | 5§ | Š. | ຶ 4§ | ns | | 5 | tc(CI) <sup>‡</sup> | Cycle time, CLKIN | | 25 | 303 | 20 | 303 | 16.67 | 303 | ns | | 6 | <sup>†</sup> f(H) | Fall time, H1/H3 | | | 3 | - | 3 | री देश | 3 | ns | | 7 | <sup>†</sup> w(HL) | Pulse duration, H1/H3 low | | Q-5 | | Q-5 | | Q+4 | | ns | | 8 | t <sub>w(HH)</sub> | Pulse duration, H1/H3 high | | Q-6 | | Q-6 | | Q-5 | | ns | | 9 | <sup>t</sup> r(H) | Rise time, H1/H3 | | | 3 | | 3 | | 3 | ns | | 9.1 | <sup>†</sup> d(HL-HH) | Delay time, H1/H3 low to H1/H3 high | | 0 | 4 | 0 | 4 | ○ 0 | 4 | ns | | 10 | t <sub>c(H)</sub> | Cycle time, H1/H3 | | 50 | 606 | 40 | 606 | 33.33 | 606 | ns | <sup>† &#</sup>x27;LC32-40 data is preliminary <sup>§</sup> Assured by design but not tested Figure 16. CLKIN Timing Figure 17. H1/H3 Timing POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 8961722 0097561 341 📟 <sup>‡</sup> Minimum CLKIN high-pulse duration at 3.3 MHz is 10 ns. ## memory-read-cycle and memory-write-cycle timing (STRBx) (see Figure 18 and Figure 19) | NO. | | | 'C32 | -40 | 'LC3 | 2-40 | 'C32 | -50 | 'C32 | - 60 | 1101 | |------|-------------------------|-----------------------------------------------------------------|------|-----|-----------|--------------------|------|-----|------|------|------| | 140. | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | 11 | td(H1L-SL) | Delay time, H1 low to STRBx low | 0† | 11 | 0† | 300 <b>1</b> | ot | 9 | ot | 8 | ns | | 12 | td(H1L-SH) | Delay time, H1 low to STRBx high | ot | 11 | 0† | <sup>2000</sup> 11 | 0† | 9 | ot | 8 | ns | | 13 | td(H1H-RWL) | Delay time, H1 high to R/W low (read) | 0† | 11 | 0† | 30 11 | ot | 9 | o† | 8 | ns | | 14 | <sup>t</sup> d(H1L-A) | Delay time, H1 low to A valid | 0† | 11 | 0† | 11 | ot | 9 | ρţ | 8 | ns | | 15 | t <sub>su(D)</sub> R | Setup time, D valid before H1 low (read) | 13 | | 14 | | 10 | | | | ns | | 16 | th(D)R | Hold time, D after H1 low (read) | 0 | | 0 | ***<br>\$82 | 0 | | 0 | O.A. | ns | | 17 | t <sub>su(RDY)</sub> | Setup time, RDY before H1 low | 21 | | 21*** | X92 | 19 | | 17** | | ns | | 18 | th(RDY) | Hold time, RDY after H1 low | 0 | | Ď. | ) | 0 | | Ď. | | ns | | 19 | <sup>t</sup> d(H1H-RWH) | Delay time, H1 high to $R/\overline{W}$ high (write) | | 11 | 2 | 11 | | 9 | | | ns | | 20 | t <sub>V</sub> (D)W | Valid time, D after H1 low (write) | | 17 | .53 | 17 | | 14 | | 12 | ns | | 21 | th(D)W | Hold time, D after H1 high (write) | 0 | | <b>90</b> | Ì | 0 | | 0 | | ns | | 22 | <sup>t</sup> d(H1H-A) | Delay time, H1 high to A valid on back-<br>to-back write cycles | | 11 | ~ | 11 | | 9 | | 8 | ns | <sup>†</sup> Assured from characterization but not tested. <sup>‡</sup> STRBx remains low during back-to-back operations. Figure 18. Memory-Read-Cycle Timing POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 SPRS027B - JANUARY 1995 - REVISED APRIL 1996 memory-read-cycle and memory-write-cycle timing (STRBx) (see Figure 18 and Figure 19) (continued) Figure 19. Memory-Write-Cycle Timing POST OFFICE BOX 1443 ♥ HOUSTON, TEXAS 77251-1443 ## memory-read-cycle timing using IOSTRB (see Figure 20) | NO. | | | 'C32 | | 'C32 | -50 | 'C32-60 | | UNIT | |------|----------------------|-----------------------------------|------|-----|------|-----|---------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | 11.1 | td(H3L-IOSL) | Delay time, H3 low to IOSTRB low | 0‡ | 11 | 0‡ | 9 | 0‡ | ≫ 8 | ns | | 12.1 | ta(H3L-IOSH) | Delay time, H3 low to IOSTRB high | 0‡ | 11 | 0‡ | 9 | 0‡ | 8 | ns | | 13.1 | 년(H1L-RWL) | Delay time, H1 low to R/W high | 0‡ | 11 | 0‡ | 9 | 0‡ | 8 | ns | | 14.1 | td(H1L-A) | Delay time, H1 low to A valid | 0‡ | 11 | 0‡ | 9 | 0# | 8 | ns | | 15.1 | t <sub>su(D)R</sub> | Setup time, D before H1 high | 13 | | 10 | | 9 | | ns | | 16.1 | th(D)R | Hold time, D after H1 high | 0 | | 0 | | ಿ೦ | | ns | | 17.1 | t <sub>su(RDY)</sub> | Setup time, RDY before H1 high | 9 | | 8 | | ₹7 | | ns | | 18.1 | th(RDY) | Hold time, RDY after H1 high | 0 | | 0 | | *∜ o | | ns | | 23 | td(H1L-RWH) | Delay time, H1 low to R/W low | 0‡ | 11 | 0‡ | 9 | 0‡ | 8 | ns | <sup>† &#</sup>x27;LC32-40 data is preliminary <sup>‡</sup> Assured from characterization but not tested <sup>†</sup> See Figure 21 and accompanying table Figure 20. Memory-Read-Cycle Timing Using IOSTRB 8961722 0097564 050 SPRS027B - JANUARY 1995 - REVISED APRIL 1996 ## memory-write-cycle timing using IOSTRB (see Figure 21) | NO. | | | 'C32<br>'LC32 | | 'C32-50 | | 'C32-60 | | UNIT | |------|--------------------------|--------------------------------------------|---------------|-----|---------|-----|------------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | 11.1 | <sup>t</sup> d(H3L-IOSL) | Delay time, H3 low to IOSTRB low | 0‡ | 11 | 0‡ | 9 | 0‡ | ≫ 8 | ns | | 12.1 | <sup>t</sup> d(H3L-IOSH) | Delay time, H3 low to IOSTRB high | 0‡ | 11 | 0‡ | 9 | | . 8 | ns | | 13.1 | td(H1L-RWL) | Delay time, H1 low to R/W high | 0‡ | 11 | 0‡ | 9 | 0‡. | 8 | ns | | 14.1 | <sup>t</sup> d(H1L-A) | Delay time, H1 low to A valid | 0‡ | 11 | 0‡ | 9 | o‡ | | ns | | 17.1 | t <sub>su(RDY)</sub> | Setup time, RDY before H1 high | 9 | | 8 | | Ť | | ns | | 18.1 | th(RDY) | Hold time, RDY after H1 high | 0 | | 0 | | ್ಳಿಂ | | ns | | 23 | <sup>t</sup> d(H1L-RWH) | Delay time, H1 low to $R/\overline{W}$ low | 0‡ | 11 | 0‡ | 9 | <i></i> 0‡ | 8 | ns | | 24 | t <sub>V(D)W</sub> | Valid time, D after H1 high | | 17 | | 14 | 4, | 12 | ns | | 25 | th(D)W | Hold time, D after H1 low | 0 | | 0 | | 0 | | ns | <sup>† &#</sup>x27;LC32-40 data is preliminary <sup>‡</sup> Assured from characterization but not tested <sup>†</sup> See Figure 20 and accompanying table Figure 21. Memory-Write-Cycle Timing Using IOSTRB SPRS027B - JANUARY 1995 - REVISED APRIL 1996 ## timing for XF0 and XF1 when executing LDFI or LDII (see Figure 22) | NO. | | | 'C32 | -40 | 'LC3 | 2-40 | 'C32 | -50 | 'C32 | - 60 | | |-----|--------------------------|--------------------------------|------|-----|------|------|------|-----|------------------|------|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | 38 | <sup>t</sup> d(H3H-XF0L) | Delay time, H3 high to XF0 low | | 13 | Ą. | 13 | | 12 | G <sub>X</sub> | 11 | ns | | 39 | t <sub>su(XF1)</sub> | Setup time, XF1 before H1 low | 9 | | 10 | | 9 | | ુ∜8 | | ns | | 40 | <sup>t</sup> h(XF1) | Hold time, XF1 after H1 low | 0 | | § 0 | | 0 | | ₹ <sup>0</sup> 0 | | ns | Figure 22. XF0 and XF1 When Executing LDFI or LDII SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### timing for XF0 when executing STFI or STII<sup>†</sup> (see Figure 23) | | | | 'C32<br>'LC32 | | 'C32 | -50 | 'C32 | :-60 , /* | | |-----|--------------------------|---------------------------------|---------------|-----|------|-----|-----------|-----------|------| | NO. | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | 41 | <sup>t</sup> d(H3H-XF0H) | Delay time, H3 high to XF0 high | | 13 | | 12 | Parist Na | 11 | ns | <sup>†</sup> XFO is always set high at the beginning of the execute phase of the interlock-store instruction. When no pipeline conflicts occur, the address of the store is driven at the beginning of the execute phase of the interlock-store instruction. However, if a pipeline conflict prevents the store from executing, the address of the store is not driven until the store can execute. <sup>‡&#</sup>x27;LC32-40 data is preliminary Figure 23. XF0 When Executing a STFI or STII #### timing for XF0 and XF1 when executing SIGI (see Figure 24) | NO. | | | 'C32 | - 40 | 'LC3 | 2-40 | 'C32 | -50 | 'C32 | - <b>60</b> 🚕 | 1111000 | |------|----------------------|---------------------------------|------|------|-----------------|------|------|-----|------|---------------|---------| | NO. | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | 41.1 | td(H3H-XF0L) | Delay time, H3 high to XF0 low | | 13 | | ී 13 | | 12 | | § 11 | ns | | 42 | td(H3H-XF0H) | Delay time, H3 high to XF0 high | | 13 | (%)<br>(%) | 13 | | 12 | .(4° | 11 | ns | | 43 | t <sub>su(XF1)</sub> | Setup time, XF1 before H1 low | 9 | | <sub>3</sub> 10 | | 9 | | 8 | | ns | | 44 | <sup>t</sup> h(XF1) | Hold time, XF1 after H1 low | 0 | | ∛ 0 | | 0 | | ∛ o | | ns | Figure 24. XF0 and XF1 When Executing SIGI ### timing for loading XF register when configured as an output pin (see Figure 25) | | NO. | 45 ( <sub>V</sub> (H3H-XF) | | | 'C32 | -40 | 'C32 | -50 | 'C32 - 60 € | | LIAUTE | |---|------|----------------------------|---------------------------------|---|------|-----|------|-----|-------------|-----|--------| | L | 140. | | | [ | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | ſ | 45 | ¹v(H3H-XF) | Valid time, H3 high to XF valid | | | 13 | | 12 | May an | 11 | ns | † OUTXFx represents either bit 2 or 6 of the IOF register. Figure 25. Loading XF Register When Configured as an Output Pin 29 ## timing of XF changing from output to input mode (see Figure 26) | NO. | | | 'C32 | -40 | 'LC3 | 2-40 | 'C32 | -50 | 'C32 | 2-60 | UNIT | |-----|---------------------|------------------------------|------|-----|-----------------|-------|------|-----|-------------------|-------------|------| | NO. | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | 46 | th(H3H-XF01) | Hold time, XF after H3 high | | 13† | * | ° 13† | | 12† | . 48 | <u>11</u> † | ns | | 47 | t <sub>su(XF)</sub> | Setup time, XF before H1 low | 9 | | <sub>3</sub> 10 | | 9 | | , <sup>5</sup> 8 | | ns | | 48 | th(XF) | Hold time, XF after H1 low | 0 | | <b>∜</b> 0 | | 0 | | <sup>્રું</sup> 0 | | ns | <sup>†</sup> Assured from characterization but not tested †Ī/OXFx represents either bit 1 or bit 5 of the IOF register, and INXFx represents either bit 3 or bit 7 of the IOF register. Figure 26. Change of XF From Output to Input Mode 30 : 🕶 8961722 OD97569 **632** 🖿 SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### timing of XF changing from input to output mode (see Figure 27) | NO. | | | 'C32 | - | 'C32 | -50 | 'C32 | - 60 | UNIT | |-----|--------------------------|----------------------------------------------------------|------|-----|------|-----|------|------|------| | | | | MIN | MAX | MIN | MAX | Min | MAX | | | 49 | <sup>t</sup> d(H3H-XFIO) | Delay time, H3 high to XF switching from input to output | | 17 | | 17 | 330 | 15 | ns | <sup>† &#</sup>x27;LC32-40 data is preliminary †Ī/OXFx represents either bit 1 or bit 5 of the IOF register. Figure 27. Change of XF From Input to Output Mode SPRS027B - JANUARY 1995 - REVISED APRIL 1996 ## timing for $\overline{\text{RESET}}$ [Q = $t_{\text{C(CI)}}$ ] (see Figure 28) | NO. | | | 'C32 | | 'C32 | -50 | 'C32 | -60 | UNIT | |------|---------------------------------|-----------------------------------------------------------------------------------|------|-----|------|-------------|------|------------|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | 50 | t <sub>su(RESET)</sub> | Setup time, RESET before CLKIN low | 10 | Q‡ | 10 | Q‡ | 7 | ⊙‡ | ns | | 51 | <sup>†</sup> d(CLKINH-H1H) | Delay time, CLKIN high to H1 high | 2 | 12 | 2 | 10 | 2 | 10 | ns | | 52 | td(CLKINH-H1L) | Delay time, CLKIN high to H1 low | 2 | 12 | 2 | 10 | 2 | 10 | ns | | 53 | <sup>t</sup> su(RESETH-H1L) | Setup time, RESET high before H1 low and after ten H1 clock cycles | 9 | | 7 | | ا ۾ | | ns | | 54 | td(CLKINH-H3L) | Delay time, CLKIN high to H3 low | 2 | 12 | 2 | 10 | 2 | 10 | ns | | 55 | <sup>t</sup> d(CLKINH-H3H) | Delay time, CLKIN high to H3 high | 2 | 12 | 2 | 10 | 2 | 10 | ns | | 56 | <sup>t</sup> dis(H1H-D) | Disable time, H1 low to D in the high-impedance state | | 13§ | | 12§ | en. | 11§ | ns | | 57 | <sup>t</sup> dis(H3HL-A) | Disable time, H3 low to A in the high-impedance state | | 9§ | | 8\$ | | 7§ | ns | | 58.1 | td(H3H-CONTROLH) | Delay time, H3 high to control signals high | | 9§ | | 8§ | 2000 | 7§ | ns | | 58.2 | <sup>t</sup> d(H1H-RWH) | Delay time, H1 low to R/W high | | 9§ | | 8\$ | | 7 <b>§</b> | ns | | 59 | td(H1H-IACKH) | Delay time, H1 high to IACK high | | 9§ | | 8\$ | Ž | 7\$ | ns | | 60 | <sup>t</sup> dis(RESETL-ASYNCH) | Disable time, RESET low to asynchronous reset signals in the high-impedance state | | 21§ | | 17 <b>§</b> | ~ | 149 | ns | <sup>† &#</sup>x27;LD32-40 data is preliminary <sup>‡</sup> Assured by design but not tested <sup>§</sup> Assured from characterization but not tested. SPRS027B - JANUARY 1995 - REVISED APRIL 1996 TRESET is an asynchronous input and can be asserted at any point during a clock cycle. If the specified timings are met, the exact sequence shown occurs; otherwise, an additional delay of one clock cycle can occur. Figure 28. RESET Timing <sup>‡</sup> The $R/\overline{W}$ output is placed in the high-impedance state during reset and can be provided with a resistive pullup, nominally $18-22 \,\mathrm{k}\Omega$ , if undesirable spurious writes can occur when these outputs go low. In microprocessor mode (MCBL/MP = 0), reset vector is fetched twice with seven software wait states each. In microcomputer mode (MCBL/MP = 1), the reset vector is fetched two times, with no software wait states. <sup>¶</sup>Control signals include STRBx and IOSTRB <sup>#</sup> Asynchronous reset signals include XF0/1, CLKX0, DX0, FSX0, CLKR0, DR0, FSR0, and TCLKx. SPRS027B - JANUARY 1995 - REVISED APRIL 1996 ## timing for $\overline{\text{INT3}}$ – $\overline{\text{INT0}}$ interrupt response [P = $t_{\text{C(H)}}$ ] (see Figure 29) | NO. | | | 'C32 | | 'C32 | -50 | 'C32 - | 60 <sub>.</sub> | UNIT | |------|----------------------|----------------------------------------------------------------------------------------------|------|-----|------|-----|-----------------|-----------------|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | 61 | t <sub>su(INT)</sub> | Setup time, INT3-INT0 before H1 low | 13 | | 10 | | 8. | | ns | | 62.1 | tw(INT) | Pulse duration of interrupt to assure only one interrupt seen for level-triggered interrupts | Р | 2P‡ | Р | 2P‡ | <u>Д</u> | 2P‡ | ns | | 62.2 | tw(INT) | Pulse duration of interrupt for edge-triggered interrupts | P‡ | | p‡ | | <sup>ू</sup> P‡ | | ns | <sup>† &#</sup>x27;LC32-40 data is preliminary <sup>‡</sup> Assured from characterization but not tested. Figure 29. INT3-INT0 Interrupt-Response Timing SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### timing for IACK (see Notes 5, 6, and Figure 30) | NO. | | | 'C32<br>'LC32 | | 'C32 | -50 | 'C32- | <b>50</b> | UNIT | |-----|--------------------------------|------------------|---------------|-----|------|-----|--------|-----------|------| | | | | MIN | MAX | MIN | MAX | MIN Ø | XAN | | | 63 | 네(H1H-IACKL) Delay time, H1 h | igh to IACK low | | 9 | | 7 | .31176 | 6 | ns | | 64 | td(H1H-IACKH) Delay time, H1 t | igh to IACK high | | 9 | | 7 | A.C. | 6 | ns | † 'LC32-40 data is preliminary NOTES: 5. IACK is active for the entire duration of the bus cycle and is extended if the bus cycle utilizes wait states. 6. IACK goes active on the first half-cycle (H1 rising) of the decode phase of the IACK instruction and goes inactive at the first half-cycle (H1 rising) of the read phase of the IACK instruction. Because of pipeline conflicts, IACK remains low for one cycle even if the decode phase of the IACK instruction is extended. SPRS027B - JANUARY 1995 - REVISED APRIL 1996 | Š | | | | , C32 | 'C32-40<br>'LC32-40† | <b>2</b> 53. | .C32-50 | ្ | C32-60 | Į. | |----------|--------------------------------|----------------------------------------------------------------------|-----------------------|---------------|----------------------|---------------|---------------------|----------------------------|--------------------------------|----------| | | | | | MIN | MAX | NIN | MAX | NIM | MAX | | | 65 | td(H1-SCK) | Delay time, H1 high to internal CLKX/R high/low | R high/low | | 13 | | 10 | | 80 | SL | | ا | L. | | CLKX/R ext | 2.6P | | 2.6P | | 2.6P | <i>.</i> | | | 99 | (SCK) | Cycle time, CLNA/ H | CLKX/R int | 2P | (2 <sup>32</sup> )P | 2P | (2 <sup>32</sup> )P | 2P | 4(ಕ್ರಡ) | SE<br>SE | | 7.3 | | wol/ third O/ XV I) poisonite colud | CLKX/R ext | P + 10 | | P + 10 | | P + 10 | | S | | ò | 'w(SCK) | ruse duration, CENATA inglition | CLKX/R int | [tc(sck)/2]-5 | [tc(sck)/2] + 5 | [tc(sck)/2]-5 | [tc(SCK)/2]+5 | [t <sub>c</sub> (sck)/2]-5 | [[c[SEK]/2]+5 | 2 | | 68 | t <sub>r(SCK)</sub> | Rise time, CLKX/R | | | 7 | | 9 | | 2 | ns<br>Su | | 69 | t <sub>(SCK)</sub> | Fall time, CLKX/R | | | 7 | | 9 | | 2 | SU | | ۶ ا | | Filos: VO co VVI 10 comis sociod | CLKX ext | | 30 | | 24 | | 20 | | | 2 | (xg)p, | Delay iiiie, CEAA to DA Valid | CLKX int | | 17 | | 16 | | 15 | S | | ř | | mel GV I Constant and comit and co | CLKR ext | 6 | | တ | | 8 | | } | | - | 'su(DR) | Selup lille, Da Delote CENTION | CLKR int | 21 | | 17 | | 15 | | 2 | | 5 | į | Hold time On the Day | CLKR ext | 6 | | 7 | | 9 | | su | | J | 'n(DR) | | CLKR int | 0 | | 0 | | 0 | ***** | SU | | ç | | Delay time, CLKX to internal FSX | CLKX ext | | 27 | | 22 | | 20 | | | 5 | 'd(FSX) | high/low | CLKX int | | 15 | | 15 | 348)<br>348) | 14 | SE . | | 7 | | and 07 (7 croped 0.00 cent cuitos) | CLKR ext | 6 | | 7 | | 9 | 800. | ; | | 4 | 'su(FSR) | Selup linie, Fon Beiore CEAN 10W | CLKR int | 6 | | 7 | | ్రిక | | SE . | | 75 | | Hold time, FSX/R input from CLKX/R | CLKX/R ext | 6 | | 7 | | g | | | | 2 | 'h(FS) | low | CLKX/R int | 0 | | 0 | | 0 | | <u> </u> | | 9, | | Setup time, external FSX before | CLKX ext | 8 - P‡ | [te(SCK)/2]-10‡ | 8-P‡ | [tc(SCK)/2]-10‡ | 8- <del>P</del> ‡ | $[t_{c(SCK)}/2]-10^{\ddagger}$ | 1 | | 0/ | 'su(FSX) | CLKX high | CLKX int | 21-P‡ | tc(sck)/5 | 21-P‡ | tc(SCK) /2‡ | 21 2 <b>P</b> | t <sub>c(SCK)</sub> /2‡ | 2 | | t | | Delay time, CLKX to first DX bit, FSX | CLKX ext | | 30‡ | | 24‡ | | 20‡ | | | | ν(XG-HO)ν | precedes CLKX high | CLKX int | | 18‡ | | 14‡ | | 12‡ | ž. | | 78 | t <sub>d(FSX-DX)</sub> v | Delay time, FSX to first DX bit, CLKX p | t, CLKX precedes FSX | | 30‡ | | 24‡ | 100000 | 20‡ | ย | | 79 | (ZXG)P <sub>1</sub> | Delay time, CLKX high to DX in the hig state following last data bit | in the high-impedance | | 1/1 | | 14‡ | | 12‡ | us | | <u>ع</u> | t 1 C39-40 data is proliminary | veliminary | | | | | | | | | † LC32-40 data is preliminary ‡ Assured from characterization but not tested TEXAS INSTRUMENTS POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251-1443 serial-port timing $[P = t_{C(H)}]$ (see Figure 31 and Figure 32) (Continued) NOTES: A. Timing diagrams show operations with CLKXP = CLKRP = FSXP = FSRP = 0. B. Timing diagrams depend upon the length of the serial-port word, where n = 8, 16, 24, or 32 bits, respectively. Figure 31. Fixed Data-Rate-Mode Timing NOTES: A. Timing diagrams show operation with CLKXP = CLKRP = FSXP = FSRP = 0. B. Timing diagrams depend upon the length of the serial-port word, where n = 8, 16, 24, or 32 bits, respectively. C. The timings that are not specified expressly for the variable data-rate mode are the same as those that are specified for the fixed data-rate mode. Figure 32. Variable Data-Rate-Mode Timing 8961722 0097576 872 🚃 SPRS027B - JANUARY 1995 - REVISED APRIL 1996 ## timing for $\overline{HOLD}/\overline{HOLDA}$ [P = $t_{c(H)}$ ] (see Note 7 and Figure 33) | NO. | | | 'C32-<br>'LC32 | | 'C32 | ·50 | 'C32 - <b>69</b> | UNIT | |------|--------------------------|-----------------------------------------------------------------------|----------------|-----|------|-----|------------------|------| | | | | MIN | MAX | MIN | MAX | MIN MAX | 1 | | 80 | t <sub>su(HOLD)</sub> | Setup time, HOLD before H1 low | 13 | | 10 | | 8 | ns | | 81 | ¹v(HOLDA) | Valid time, HOLDA after H1 low | 0‡ | 9 | 0‡ | 7 | 0‡ 💥 6 | ns | | 82 | <sup>t</sup> w(HOLD) | Pulse duration, HOLD low | 2P | | 2P | | 2₽‱ | ns | | 83 | tw(HOLDA) | Pulse duration, HOLDA low | P-5 | | P-5 | | P-5 <sup>‡</sup> | ns | | 84 | <sup>t</sup> d(H1L-SH)H | Delay time, H1 low to STRBx high for a HOLD | 0§ | 9 | 0§ | 7 | 0\$ 6 | ns | | 84.1 | td(H1H-IOS)H | Delay time, H1 high to IOSTRB high for a HOLD | 0§ | 9 | 0§ | 7 | 0\$ 6 | ns | | 85 | <sup>t</sup> dis(H1L-S) | Disable time, H1 low to STRBx or IOSTRB (in the high-impedance state) | 0§ | 9‡ | 0§ | 8‡ | o§ 7‡ | ns | | 86 | ten(H1L-S) | Enable time, H1 low to STRBx or IOSTRB active | 09 | 9 | 0§ | 7 | 09 6 | ns | | 87 | <sup>†</sup> dis(H1L-RW) | Disable time, H1 low to R/W in the high-impedance state | o <b>‡</b> | 9‡ | 0‡ | 8‡ | <b>0</b> ‡ 7‡ | ns | | 88 | ten(H1L-RW) | Enable time, H1 low to R/W (active) | 0‡ | 9 | 0‡ | 7 | .0 <b>4</b> 6 | ns | | 89 | <sup>1</sup> dis(H1L-A) | Disable time, H1 low to A in the high-impedance state | 0\$ | 10‡ | 0§ | 8‡ | <b>0</b> \$ 7‡ | ns | | 90 | ten(H1L-A) | Enable time, H1 low to A valid | 0§ | 13 | 0§ | 12 | 9§ 11 | ns | | 91 | <sup>t</sup> dis(H1H-D) | Disable time, H1 high to D disabled in the high-impedance state | ο§ | 9‡ | 0§ | 8‡ | o§ 7‡ | ns | <sup>† &#</sup>x27;LC32-40 data is preliminary NOTE 7: HOLD is an asynchronous input and can be asserted at any point during a clock cycle. If the specified timings are met, the exact sequence shown occurs; otherwise, an additional delay of one clock cycle can occur. The NOHOLD bit of the primary-bit-control register overwrites the HOLD signal. <sup>‡</sup> Assured from characterization but not tested <sup>§</sup> Not tested SPRS027B - JANUARY 1995 - REVISED APRIL 1996 NOTE A: HOLDA goes low in response to HOLD going low and continues to remain low until one H1 cycle after HOLD goes back high. Figure 33. HOLD/HOLDA Timing **■** 8961722 0097578 645 **■** #### timing of peripheral pin configured as general-purpose I/O (see Figure 34) | NO. | | | 'C32 | -40<br>2-40† | ,C3 | 2-50 | 'C32 - 60 | | UNIT | |-----|--------------------------|--------------------------------------------------|------|--------------|-----|------|-----------|---|------| | | | | MIN | MAX | MIN | MAX | MIN MA | X | | | 92 | <sup>t</sup> su(GPIOH1L) | Setup time, general-purpose input before H1 low | 10 | | 9 | | 8 | | ns | | 93 | <sup>t</sup> h(GPIOH1L) | Hold time, general-purpose input after H1 low | 0 | | 0 | | , ÷0 | | ns | | 94 | <sup>t</sup> d(GPIOH1H) | Delay time, general-purpose output after H1 high | | 13 | | 10 | Ş | 8 | ns | <sup>† &#</sup>x27;LC32-40 data is preliminary NOTE A: Peripheral pins include CLKX0, CLKR0, DX0, DR0, FSX0, FSR0, and TCLKx. The modes of these pins are defined by the contents of internal control registers associated with each peripheral. Figure 34. Peripheral-Pin General-Purpose I/O Timing #### timing of peripheral pin changing from general-purpose output to input mode (see Figure 35) | NO. | | | 'C32 | | 'C32 | -50 | 'C32 - 60 | UNIT | |-----|--------------------------|------------------------------------------|------|-----|------|-----|-------------------|------| | | | | MIN | MAX | MIN | MAX | MIN MAX | 1 | | 95 | <sup>t</sup> h(H1H) | Hold time, after H1 high | | 13 | | 12 | , <sup>3</sup> 11 | ns | | 96 | <sup>t</sup> su(GPI0H1L) | Setup time, peripheral pin before H1 low | 10 | | 9 | | <b>.</b> 8 | ns | | 97 | <sup>t</sup> h(GPIOH1L) | Hold time, peripheral pin after H1 low | 0 | | 0 | | ∛° 0 | ns | <sup>† &#</sup>x27;LC32-40 data is preliminary NOTE A: Peripheral pins include CLKX0, CLKR0, DX0, DR0, FSX0, FSR0, and TCLKx. The modes of these pins are defined by the contents of internal control registers associated with each peripheral. Figure 35. Timing of Peripheral Pin Changing From General-Purpose Output to Input-Mode POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 I 📟 8961722 0097579 581 🖿 SPRS027B - JANUARY 1995 - REVISED APRIL 1996 #### timing of peripheral pin changing from general-purpose input to output mode (see Figure 36) | NO. | | | 'C32-40<br>'LG32-40† | | 'C32-50 | | 'C32-60 | UNIT | |-----|-------------------------|----------------------------------------------------------------------|----------------------|-----|---------|-----|---------|------| | | | | MIN | MAX | MIN | MAX | MIN MAX | | | 98 | <sup>t</sup> d(GPIOH1H) | Delay time, H1 high to peripheral pin switching from input to output | | 13 | | 10 | 8 | ns | <sup>† &#</sup>x27;LC32-40 data is preliminary NOTE A: Peripheral pins include CLKX0, CLKR0, DX0, DR0, FSX0, FSR0, and TCLKx. The modes of these pins are defined by the contents of internal control registers associated with each peripheral. Figure 36. Timing of Peripheral Pin Changing From General-Purpose Input to Output-Mode SPRS027B - JANUARY 1995 - REVISED APRIL 1996 ## timing for timer pin [P = $t_{c(H)}$ ] (see Figure 37)<sup>†</sup> | NO. | | | 'C32 | UNIT | | | | |-----|----------------------------------------|--------------------------------------------|---------------|----------------|----------------------|----|--| | | | | | MIN | MAX | | | | 99 | tsu(TCLKH1L) | Setup time, TCLK external before H1 low | | 10 | | ns | | | 100 | th(TCLKH1L) | Hold time, TCLK external after H1 low | | 0 | | ns | | | 101 | td(TCLKH1H) | Delay time, H1 high to TCLK internal valid | | | 9 | ns | | | 102 | | Cuala tima. TCLK | TCLK external | 2.6P | | | | | 102 | tc(TCLK) | Cycle time, TCLK | TCLK internal | 2P | (2 <sup>32</sup> )P§ | ns | | | 100 | 1. | Pulse duration TOLK high flow | TCLK external | P + 10 | | | | | 103 | tw(TCLK) Pulse duration, TCLK high/low | | TCLK internal | [lc(TCLK)/2]-5 | [tc(TCLK)/2]+5 | ns | | <sup>†</sup> Timing parameters 99 and 100 are applicable for a synchronous input clock. Timing parameters 102 and 103 are applicable for an asynchronous input clock. <sup>§</sup> Assured by design but not tested | NO. | | | | 'C32 | 2-50 | UNIT | |-----|------------------------------------------|--------------------------------------------|---------------|----------------|----------------------|------| | MO. | | | | MIN | MAX | UNII | | 99 | t <sub>su(TCLKH1L)</sub> | Setup time, TCLK external before H1 low | | 8 | | ns | | 100 | th(TCLKH1L) | Hold time, TCLK external after H1 low | | 0 | | ns | | 101 | td(TCLKH1H) | Delay time, H1 high to TCLK internal valid | | | 9 | ns | | 100 | Cools first TOLK souls for | Cycle time, TCLK cycle time | TCLK external | 2.6P | | | | 102 | tc(TCLK) | Cycle time, TOEK cycle time | TCLK internal | 2P | (2 <sup>32</sup> )P‡ | ns | | 103 | Dulas di matica TOLK | Pulse duration, TCLK high / low | TCLK external | P + 10 | | | | | tw(TCLK) Pulse duration, TCLK high / low | | TCLK internal | [tc(TCLK)/2]-5 | [tc(TCLK)/2]+5 | ns | <sup>†</sup> Timing parameters 99 and 100 are applicable for a synchronous input clock. Timing parameters 102 and 103 are applicable for an asynchronous input clock. <sup>‡</sup> Assured by design but not tested | NO. | 1 | | | 'C32-60 | UNIT | |-------|--------------|--------------------------------------------|---------------|-------------------------------|------| | LINO. | | | | MIN MAX | UNII | | 99 | tsu(TCLKH1L) | Setup time, TCLK external before H1 low | | 6 | ns | | 100 | th(TCLKH1L) | Hold time, TCLK external after H1 low | | 0 | ns | | 101 | td(TCLKH1H) | Delay time, H1 high to TCLK internal valid | | 8 | ns | | 102 | | Cycle time, TCLK cycle time | TCLK external | .≉.6P | | | 102 | tc(TCLK) | Cycle time, TOLK Cycle time | TCLK internal | 2P (2 <sup>32</sup> )P‡ | ns | | 103 | . =0.10 | Pulse duration TCLK high /low | TCLK external | P+10 | | | | tw(TCLK) | Pulse duration, TCLK high/low | TCLK internal | [tc(TCLK)/2]-5 [tc(TCLK)/2]+5 | ns | <sup>†</sup> Timing parameters 99 and 100 are applicable for a synchronous input clock. Timing parameters 102 and 103 are applicable for an asynchronous input clock. <sup>‡</sup> Assured by design but not tested Figure 37. Timing for Timer Pin POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 I 📟 8961722 0097581 13T 📟 <sup>‡ &#</sup>x27;LC32-40 data is preliminary ## timing for $\overline{SHZ}$ pin [Q = $t_{c(Cl)}$ ] (see Figure 38) | | | | | 'LC32-40<br>'C32-50† | | 'C32-60 | | |-----|-----------|----------------------------------------------------------------------|-----|----------------------|-----|---------|----| | NO. | | | MIN | MAX | MIN | MAX | | | 104 | tdis(SHZ) | Disable time, SHZ low to all O, I/O pins in the high-impedance state | 0‡ | 2Q‡ | 0# | 2Q‡ | ns | <sup>† &#</sup>x27;LC32-40 data is preliminary <sup>‡</sup> Assured by characterization but not tested NOTE A: Enabling SHZ destroys 'C32 register and memory contents. Assert SHZ = 1 and reset the 'C32 to restore it to a known condition. Figure 38. SHZ Pin Timing Table 1. Thermal Resistance Characteristics for PCM package | PARAMETER | MIN MA | X UNIT | |----------------------------------------|--------|---------| | R <sub>⊙</sub> JA Junction-to-free-air | 3 | 9 °C/W | | R <sub>⊕</sub> JC Junction-to-case | 10 | .0 °C/W | Table 2. Thermal Resistance Characteristics for PCE package | | PARAMETER | MIN | MAX | UNIT | |-------------------|----------------------|-----|------|------| | R <sub>⊕</sub> JA | Junction-to-free-air | | 47.5 | °C/W | | R <sub>⊕</sub> JC | Junction-to-case | | 10.0 | °C/W | #### **MECHANICAL DATA** #### PCM(S-PQFP-G\*\*\*) 144 PIN SHOWN #### PLASTIC QUAD FLATPACK - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-022 - D. The 144PCM is identical to 160PCM except that 4 leads per corner are removed. - E. Foot length is measured from lead tip to a position on backside of lead 0,25 mm above seating plane (gage plane) - F. Preliminary drawing POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77251-1443 : 📟 8961722 0097583 TO2 🖿 #### **MECHANICAL DATA** #### PGE (S-PQFP-G144) #### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Falls within JEDEC MO-136