## STM6502, STM6503 STM6504, STM6505 #### Dual push-button smart reset #### **Features** - Operating voltage 1.0 V (active-low output valid) to 5.5 V - Low supply current - Factory-programmable thresholds to monitor V<sub>CC</sub> in the range of 1.575 to 4.625 V typ. - Open-drain, active-low reset output - Dual smart reset push-button inputs with extended reset set up delay - Adjustable smart reset setup delay (t<sub>SRC</sub>): by external capacitor or external resistor or three-state logic - Power-on reset - Operating temperature: industrial grade -40 °C to +85 °C - Package: TDFN-8L 2 x 2 x 0.75 mm, 0.5 mm pitch - RoHS compliant #### **Applications** - MP3 players - Portable navigation devices - Mobile phones www.DataSheet4U.com Table 1. Device summary | | Voltage | inputs | Sn | nart rese | t inputs | t <sub>SI</sub><br>progra | | Reset or Power<br>Good outputs | | | |------------------------|-----------------|------------------|--------------|-----------|----------------------------------|---------------------------|---------------------------------|--------------------------------|-----|---------| | Part<br>number | V <sub>cc</sub> | V <sub>BAT</sub> | SR or<br>SR0 | SR1 | SRE<br>immediate,<br>independent | Ext.<br>SRC pin | Three-<br>state<br>input<br>TSR | RST | BLD | Package | | STM6502 <sup>(1)</sup> | 1 | | ✓ | ✓ | | ✓ | | ✓ | | TDFN-8L | | STM6503 | 1 | | ✓ | ✓ | | | 1 | 1 | | TDFN-8L | | STM6504 | 1 | | ✓ | | 1 | | 1 | 1 | | TDFN-8L | | STM6505 | 1 | ✓ | 1 | / | | 1 | | 1 | ✓ | TDFN-8L | 1. Contact local ST sales office for availability. ## **Contents** | • | 1 | Desc | ription | 5 | |-----------|------------|--------|----------------------------------------------------------------------------|---| | : | 2 | Signa | al names | 9 | | ; | 3 | Pin d | escriptions10 | 0 | | | | 3.1 | Power supply (V <sub>CC</sub> ) | 0 | | | | 3.2 | Ground (V <sub>SS</sub> ) | 0 | | | | 3.3 | Smart reset input (SR0) | 0 | | | | 3.4 | Secondary smart reset input (SR1) | 0 | | | | 3.5 | Edge-triggered smart reset input (SRE) - STM6504 only 1 | 1 | | | | 3.6 | Adjustable delay of smart reset input (SRC pin) - STM6502 and STM6505 only | 1 | | | | | 3.6.1 Optional smart reset push-button setup delay times | 2 | | | | 3.7 | Programmable smart reset input delay (TSR pin) - STM6503 and STM6504 only | 2 | | | | 3.8 | Reset output (RST) | 2 | | | | 3.9 | Battery monitor input (V <sub>BAT</sub> ) - STM6505 only | 3 | | | | 3.10 | Battery low detect output (BLD) - STM6505 only | 3 | | • | 4 | Maxir | mum ratings | 4 | | www.DataS | neet4U.com | DC ar | nd AC parameters1 | 5 | | | 6 | Packa | age mechanical data | 8 | | - | 7 | Part r | numbering | 2 | | | 8 | Revis | sion history | 3 | ## **List of tables** | Table 1. | Device summary | 1 | |-----------|---------------------------------------------------------------------|----| | Table 2. | Signal names | 9 | | Table 3. | t <sub>SBC</sub> programmed by external capacitor | 12 | | Table 4. | t <sub>SRC</sub> programmed by external resistor | 12 | | Table 5. | Absolute maximum ratings | 14 | | Table 6. | Operating and measurement conditions | 15 | | Table 7. | DC and AC characteristics | | | Table 8. | V <sub>CC</sub> voltage thresholds | 17 | | Table 9. | TDFN – 8-lead 2 x 2 x 0.75 mm, 0.5 mm pitch package mechanical data | | | Table 10. | Carrier tape dimensions | | | Table 11. | Package marking | 21 | | Table 12. | Ordering information scheme | 22 | | Table 13. | Document revision history | 23 | # **List of figures** | Figure 1. | Logic diagrams | | |------------|-------------------------------------------------------------|------| | Figure 2. | Block diagram - STM6502, STM6503, STM6504 <sup>(1)</sup> | 7 | | Figure 3. | Block diagram - STM6505 | 7 | | Figure 4. | Single-button smart reset typical hookup | 8 | | Figure 5. | Dual-button smart reset typical hookup | 8 | | Figure 6. | Pin connections | 9 | | Figure 7. | STM6502, STM6503 timing | . 10 | | Figure 8. | STM6504 timing | . 11 | | Figure 9. | STM6505 timing | . 13 | | Figure 10. | AC testing input/output waveforms | . 15 | | Figure 11. | TDFN – 8-lead 2 x 2 x 0.75 mm, 0.5 mm pitch package outline | . 19 | | Figure 12. | Carrier tape | . 20 | | Figure 13. | Package marking, top view | . 21 | | | | | #### 1 Description The smart reset devices provide a useful feature that ensures that inadvertent short reset push-button closures do not cause system resets as the extended smart reset delay setup periods are implemented. Hence, when valid smart reset input conditions and setup periods are met, the $\overline{\text{RST}}$ output will generate a pulse which asserts the reset output for fixed timeout period ( $t_{\text{REC}}$ ). The typical application hookup shows that either the single smart reset input or the dual reset inputs are also connected to the applications interrupt and control both the interrupt pin and the hard reset functions. If the push-button is closed for a short time, the processor is only interrupted. If the system still does not respond properly, holding the push-button(s) and keeping it closed for the extended setup time ( $t_{SRC}$ ) causes a hard reset of the processor. The smart reset feature helps significantly increase system stability and eliminates the need for a dedicated reset button. The STM65xx family of smart reset devices consists of low current microprocessor reset circuits targeted for MP3 players, portable navigation, mobile phones and other portable devices. The STM65xx devices feature single or dual smart reset inputs (SRx). The delayed smart reset setup time ( $t_{SRC}$ ) options of 0 s, 2 s, 6 s and 10 s (all min.) are adjustable by an external capacitor or resistor on the SRC pin or selectable by three-state logic, see *Table 1*. The delayed setup period ignores short switch closures shorter than $t_{SRC}$ , thus preventing unwanted resets. The STM65xx devices have active-low open-drain reset (RST) output with power-on reset function. The reset output is also asserted when the monitored supply voltage $V_{CC}$ drops below the specified threshold. The reset output remains asserted for the reset timeout period ( $t_{REC}$ ) after the monitored supply voltage goes above the specified threshold. **STM6502** has two combined smart reset inputs ( $\overline{SR0}$ and $\overline{SR1}$ ) with delayed smart reset setup time ( $t_{SRC}$ ) programmed by either an external capacitor or resistor on the SRC pin (device options). **STM6503** is similar to STM6502, has two combined delayed smart reset inputs ( $\overline{SR0}$ , $\overline{SR1}$ ) and three user-selectable delayed smart reset setup time ( $t_{SRC}$ ) options of 2 s, 6 s and 10 s through a three-state TSR input pin: when connected to ground, $t_{SRC} = 2$ s; when left open, $t_{SRC} = 6$ s; when connected to $V_{CC}$ , $t_{SRC} = 10$ s (all the times are minimum). **STM6504** has two independent smart reset inputs: $\overline{SR0}$ provides the delayed smart reset setup time ( $t_{SRC}$ ) function with three user-selectable $t_{SRC}$ options through a three-state TSR input pin: when connected to ground, $t_{SRC}=2$ s; when left open, $t_{SRC}=6$ s; when connected to $V_{CC}$ , $t_{SRC}=10$ s (all the times are minimum), SRE provides instant reset. SRE is edge trigger with a special debounce time ( $t_{DEBOUNCE}=240$ ms min.) at the falling edge after a valid reset period. **STM6505** has two combined delayed smart reset inputs ( $\overline{SR0}$ , $\overline{SR1}$ ) and provides adjustable reset delay setup time via either an external capacitor or resistor connected to the SRC pin. The $\overline{RST}$ output depends also on the V<sub>CC</sub> threshold. STM6505 also provides independent low battery detect ( $\overline{BLD}$ ) output controlled by the secondary external input voltage V<sub>BAT</sub>. The V<sub>BAT</sub> is monitored for low voltage and provides an indication on the battery low detect output pin ( $\overline{BLD}$ ). V<sub>BAT</sub> threshold is 1.25 V, fixed, external resistor divider to be used to set the actual battery voltage threshold. V<sub>BAT</sub> threshold hysteresis is 8 mV typ. (16 mV max.). $V_{BAT}$ is voltage monitoring input only, the device is powered only from the $V_{CC}$ pin; $V_{CC}$ must be $\geq$ 1.575 V for proper operation of the $V_{BAT}$ comparator. For the whole STM65xx smart reset family, the reset outputs are also asserted when the monitored supply voltage $V_{CC}$ drops below the specified threshold. The reset output remains asserted for the reset timeout period ( $t_{REC}$ ) after the monitored supply voltage goes above the specified threshold. Figure 1. Logic diagrams Figure 2. Block diagram - STM6502, STM6503, STM6504<sup>(1)</sup> STM6504 only: SRO and SRE are working independently: SRE is edge trigger, it has a special debounce time (t<sub>DEBOUNCE</sub> = 240 ms min.) at the falling edge after a valid reset period. Figure 3. Block diagram - STM6505 100 kΩ $v_{CC}$ RST RESET STM6504 MCU SRE TSR INT / SR0 NMI $V_{SS}$ GND PUSH-BUTTON SWITCH AM00380 Figure 4. Single-button smart reset typical hookup Figure 5. Dual-button smart reset typical hookup ## 2 Signal names Table 2. Signal names | Table 2. | Signal | names | |------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Input/<br>output | Description | | RST | Output | Open-drain reset output, active-low. | | BLD | Output | Battery low detect output, active-low, open-drain. STM6505 only. | | SR0 | Input | Primary push-button smart reset input. Active-low, internal pull-up to $V_{CC}$ (65 k $\Omega$ ), optionally without pull-up. | | SR1 | Input | Secondary push-button smart reset input - combines with the primary push-button reset to provide set up delay time before reset. Active-low, has internal pull-up to $V_{CC}$ (65 $k\Omega)$ , optionally without pull-up. | | SRE | Input | Secondary push-button smart reset input - provides instant smart reset. SRE is edge trigger with a special debounce time ( $t_{DEBOUNCE} = 240$ ms min.) at the falling edge after a valid reset period. Active-high, no internal pull-up to $V_{CC}$ . STM6504 only. | | SRC | Input | Smart reset input delay setup control: connect to either an external capacitor or resistor to adjust the delay setup time ( $t_{\rm SRC}$ ) | | TSR | Input | A three-state smart reset input delay setup control. When connected to ground, $t_{SRC}=2$ s; when left open, $t_{SRC}=6$ s; when connected to $V_{CC}$ , $t_{SRC}=10$ s (all times are minimum). TSR is a DC-type input, intended to be either permanently grounded or permanently connected to $V_{CC}$ . STM6503 and STM6504 only. | | V <sub>CC</sub> | Supply voltage | Supply voltage input. Power supply for device and an input for the monitored supply voltage. | | V <sub>BAT</sub> | Battery<br>monitoring<br>input | Battery voltage monitoring input. STM6505 only. | | V <sub>SS</sub> | Supply<br>ground | Ground | | NC | | No connect | Figure 6. Pin connections ### 3 Pin descriptions #### 3.1 Power supply $(V_{CC})$ This pin is used to provide the power to the device and to monitor the power supply. #### 3.2 Ground (V<sub>SS</sub>) This is the power ground for the device and all supplies. #### 3.3 Smart reset input (SR0) The primary push-button smart reset input, active-low pin is connected to the push-button switch. ### 3.4 Secondary smart reset input (SR1) The secondary push-button smart reset input, active-low pin is connected to the second push-button switch. Keeping both smart reset inputs $\overline{SR0}$ and $\overline{SR1}$ active for longer than $t_{SRC}$ will activate the reset output pulse. www.DataSheet4U.com Reset will be asserted "low" right after the SRC delay time ( $t_{SRC}$ ) has been met and will be back to high after the $t_{RFC}$ . #### 3.5 Edge-triggered smart reset input (SRE) - STM6504 only SRE is active-high, immediate and independent reset input, includes an edge trigger with debounce delay on falling edge, t<sub>DEBOUNCE</sub> = 240 ms min. See timing diagram *Figure 8*. # 3.6 Adjustable delay of smart reset input (SRC pin) - STM6502 and STM6505 only This pin provides for controlling the setup time before the push-button action is validated by reset output. It is connected to an external capacitor ( $C_{SRC}$ ), optionally external resistor ( $R_{SRC}$ ), which is tied to ground for providing the desired value of setup time ( $t_{SRC}$ ). The relation between $t_{SRC}$ and $C_{SRC}$ (R<sub>SRC</sub>) is given in *Section 3.6.1: Optional smart reset* push-button setup delay times. #### 3.6.1 Optional smart reset push-button setup delay times Table 3. t<sub>SRC</sub> programmed by external capacitor | 5110 1 | | • | | | |-----------------------------|------------------------|---------------------------------|------------------------|-----------------------------| | Calculated C <sub>SRC</sub> | | Setup delay t <sub>SRC</sub> [s | Closest common | | | value [μF] | Min | Тур | Max | C <sub>SRC</sub> value [µF] | | 0 | 0.00012 <sup>(1)</sup> | 0.00015 <sup>(1)</sup> | 0.00018 <sup>(1)</sup> | 0 | | 0.2 | 2 | 2.5 | 3.0 | 0.22 | | 0.6 | 6 | 7.5 | 9 | 0.56 | | 1 | 10 | 12.5 | 15 | 1 | <sup>1.</sup> A necessary minimum to ensure debounce. $t_{SRC\ min.} \approx 10\ x\ C_{SRC}\ [s,\,\mu F]$ Note: In case of quickly repeated activations of $t_{SRC}$ counter, an interval of 10 ms min. is needed between the activations to fully discharge $C_{SRC}$ , so that the next $t_{SRC}$ is as specified. Table 4. t<sub>SRC</sub> programmed by external resistor | Calculated R <sub>SRC</sub> | s | Closest common | | | |-----------------------------|------------------------|------------------------|------------------------|-------------------------------| | value [kΩ] | Min | Тур | Max | $R_{SRC}$ value [k $\Omega$ ] | | 0 | 0.00012 <sup>(1)</sup> | 0.00015 <sup>(1)</sup> | 0.00018 <sup>(1)</sup> | 0 | | 661 | 2 | 2.5 | 3.0 | 680 | | 1984 | 6 | 7.5 | 9 | 2000 | | 3307 | 10 | 12.5 | 15 | 3300 | <sup>1.</sup> A necessary minimum to ensure debounce. $t_{SRC min.} \approx R_{SRC} / 330.7 [s, k\Omega]$ Note: Max value of the external resistor ( $R_{SRC}$ ) is 5.688 M $\Omega$ which corresponds to $t_{SRC}$ = 21.5 s typ. www.DataSheet4U.com # 3.7 Programmable smart reset input delay (TSR pin) - STM6503 and STM6504 only Used to allow the user to program the setup time before the push-button action is validated by reset output. Controlled by different voltage levels on the three-state TSR input pin: when connected to ground, $t_{SRC}=2$ s; when left open, $t_{SRC}=6$ s; when connected to $V_{CC}$ , $t_{SRC}=10$ s (all times are minimum). TSR is a DC-type input, intended to be either permanently grounded or permanently connected to $V_{CC}$ . ## 3.8 Reset output (RST) Active-low open-drain reset output in the smart reset family, no pull-up resistor. ## 3.9 Battery monitor input (V<sub>BAT</sub>) - STM6505 only An input for monitoring the battery voltage ( $V_{BAT}$ ). $V_{BAT}$ threshold is 1.25 V, fixed, external resistor divider to be used to set the actual battery voltage threshold. $V_{BAT}$ threshold hysteresis is 8 mV typ. (16 mV max.). #### 3.10 Battery low detect output (BLD) - STM6505 only Battery low detect output controlled by the V<sub>BAT</sub> voltage monitoring input, active-low, open-drain, no pull-up. www.DataSheet4U.com 57 AM00329 ## 4 Maximum ratings Stressing the device above the rating listed in *Table 5: Absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 5. Absolute maximum ratings | Symbol | Parameter | | Value | Unit | |---------------------------------|-------------------------------------------|-------|------------------------------|------| | T <sub>STG</sub> | Storage temperature (V <sub>CC</sub> off) | | -55 to +150 | °C | | T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 seconds | | 260 | °C | | $\theta_{JA}$ | Thermal resistance (junction to ambient) | TDFN8 | 149.0 | °C/W | | V <sub>IO</sub> | Input or output voltage | | -0.3 to V <sub>CC</sub> +0.3 | V | | V <sub>CC</sub> | Supply voltage | | –0.3 to 7 | V | <sup>1.</sup> Reflow at peak temperature of 260 $^{\circ}$ C. The time above 255 $^{\circ}$ C must not exceed 30 seconds. ## 5 DC and AC parameters This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables that follow, are derived from tests performed under the measurement conditions summarized in *Table 6: Operating and measurement conditions*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. Table 6. Operating and measurement conditions | Parameter | Value | Unit | |-------------------------------------------------|----------------------------|------| | V <sub>CC</sub> supply voltage | 1.0 to 5.5 | V | | Ambient operating temperature (T <sub>A</sub> ) | -40 to +85 | °C | | Input rise and fall times | ≤ 5 | ns | | Input pulse voltages | 0.2 to 0.8 V <sub>CC</sub> | V | | Input and output timing ref. voltages | 0.3 to 0.7 V <sub>CC</sub> | V | Figure 10. AC testing input/output waveforms Table 7. DC and AC characteristics | | Symbol | Parameter | Test conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |----------|-----------------|-----------------------------------------------------|-----------------------------------------|-----|-----------------------------------------------------------|----------------------------------------|------| | | V <sub>CC</sub> | Supply voltage range | Reset output valid - active-low | 1.0 | | 5.5 | V | | w.Data\$ | Sheet4U.com | | STM6502, V <sub>CC</sub> = 5.0 V | | 1.2 | | μΑ | | | | Supply current (V <sub>CC</sub> ) | STM6503, V <sub>CC</sub> = 5.0 V | | 4 | 5.8 | μΑ | | | Icc | | STM6504, V <sub>CC</sub> = 5.0 V | | 4 | 5.8 | μΑ | | | | | STM6505, V <sub>CC</sub> = 5.0 V | | 5.5<br>1.2 2.3<br>4 5.8<br>4 5.8<br>1.9 3.3<br>0.3<br>0.3 | μΑ | | | | | | V <sub>CC</sub> ≥ 4.5 V, sinking 3.2 mA | | | 0.3 | V | | | $V_{OL}$ | Reset output voltage low (reset asserted: RST, BLD) | V <sub>CC</sub> ≥ 3.3 V, sinking 2.5 mA | | | 0.3 | V | | | | ( | V <sub>CC</sub> ≥ 1.0 V, sinking 0.1 mA | | | 2.3<br>5.8<br>5.8<br>3.3<br>0.3<br>0.3 | ٧ | WWV Table 7. DC and AC characteristics (continued) | Symbol | Parameter | Test conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |---------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------|------------------|--------------------------------------------------------------------------------------------------------------|------| | Reset three | sholds | | | ı | | | | V | Fixed voltage trip point for V <sub>CC</sub> | -40 to +85 °C | V <sub>RST</sub><br>-2.5% | V <sub>RST</sub> | V <sub>RST</sub><br>+2.5% | ٧ | | V <sub>RST</sub> | (refer to Table 8) | 25 °C | V <sub>RST</sub><br>-2.0% | V <sub>RST</sub> | V <sub>RST</sub> | ٧ | | V | Hyptoropia of V | L, M | | 0.5% | | | | V <sub>HYST</sub> | Hysteresis of V <sub>RST</sub> | T, S, R, Z, Y, W, V | | 1% | | | | | V <sub>CC</sub> to reset delay | $V_{CC}$ falling from ( $V_{RST}$ + 100 mV) to ( $V_{RST}$ - 100 mV) at 10 mV/ $\mu$ s | | 20 | | μs | | + | Reset timeout delay, factory- | Option A | 140 | 210 | 280 | ms | | t <sub>REC</sub> | programmed | Option B | 240 | 360 | 480 | ms | | t <sub>DEBOUNCE</sub> | | STM6504 only | 240 | 360 | 480 | ms | | V <sub>BAT</sub> thres | holds | | | | | | | V <sub>BATTH</sub> | Fixed V <sub>BAT</sub> monitoring threshold | STM6505 only | 1.225 | 1.25 | 1.275 | ٧ | | V <sub>BATHYST</sub> | V <sub>BATTH</sub> hysteresis | STM6505 only | | 8 | 16 | mV | | SR input | | | | | V <sub>RST</sub><br>+2.5%<br>V <sub>RST</sub><br>+2.0%<br>280<br>480<br>480<br>480<br>480<br>1.275<br>16<br> | | | V <sub>IL</sub> | SR0, SR1, SRE input voltage low | | | | | ٧ | | V <sub>IH</sub> | SR0, SR1, SRE input voltage high | | 0.7 V <sub>CC</sub> | | | ٧ | | I <sub>LI(SR)</sub> | Input leakage current, SR and SRE inputs | option without internal pull-up resistor | -1 | | +1 | μA | | I <sub>LI(TSR)</sub> | Input leakage current, TSR input | STM6503 and STM6504 only | -10 | | +10 | μΑ | | R <sub>PUI</sub><br>Sheet4U.com | Internal pull-up resistor, input (optional - refer to <i>Table 12</i> ) | at 3.3 V and 25 °C | | 65 | | kΩ | | R <sub>SRC</sub> | Refer to Table 4 | | 0 | | 5.688 | МΩ | | C <sub>SRC</sub> | 1 μF / 10 s (refer to <i>Table 3</i> ) | | 0 | | | μF | | | Delayed smart reset setup time, | TSR = V <sub>SS</sub> | 2 | 2.5 | 3 | S | | t <sub>SRC</sub> <sup>(2)</sup> | STM6503 and STM6504. For STM6502 and STM6505 please | TSR = floating | 6 | 7.5 | 9 | S | | | refer to <i>Table 3</i> and <i>Table 4</i> . | TSR = V <sub>CC</sub> | 10 | 12.5 | 15 | s | <sup>1.</sup> Valid for ambient operating temperature: $T_A = -40$ to +85 °C; $V_{CC} = 1.0$ to 5.5 V (except where noted). <sup>2.</sup> Input glitch immunity is equal to $t_{\mbox{\footnotesize SRC}}$ . Table 8. $V_{CC}$ voltage thresholds | V voltage threehold V | Tvn | ±2.5% (–40 °C to +85 °C) | | ±2.0% | Unit | | |----------------------------------------------------|-------|--------------------------|-------|-------|-----------------------------------------------------------------------------|------| | V <sub>CC</sub> voltage threshold V <sub>RST</sub> | Тур | Min | Max | Min | (25 °C) Max 4.718 4.463 3.137 2.984 2.678 2.359 2.232 1.698 1.607 | Jiii | | L (falling) | 4.625 | 4.509 | 4.741 | 4.533 | 4.718 | V | | M (falling) | 4.375 | 4.266 | 4.484 | 4.288 | 4.463 | V | | T (falling) | 3.075 | 2.998 | 3.152 | 3.014 | 3.137 | V | | S (falling) | 2.925 | 2.852 | 2.998 | 2.867 | 2.984 | V | | R (falling) | 2.625 | 2.559 | 2.691 | 2.573 | 2.678 | V | | Z (falling) | 2.313 | 2.255 | 2.371 | 2.267 | 2.359 | V | | Y (falling) | 2.188 | 2.133 | 2.243 | 2.144 | 2.232 | V | | W (falling) | 1.665 | 1.623 | 1.707 | 1.632 | 1.698 | V | | V (falling) | 1.575 | 1.536 | 1.614 | 1.544 | 1.607 | V | ## 6 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. Figure 11. TDFN - 8-lead 2 x 2 x 0.75 mm, 0.5 mm pitch package outline Table 9. TDFN – 8-lead 2 x 2 x 0.75 mm, 0.5 mm pitch package mechanical data | | | | , | - | | | | |----------|------|------|------|----------|-------|-------|--| | Symbol | | (mm) | | (inches) | | | | | | Min. | Nom. | Max. | Min. | Nom. | Max. | | | Α | 0.70 | 0.75 | 0.80 | 0.028 | 0.030 | 0.031 | | | A1 | 0.00 | 0.02 | 0.05 | 0.000 | 0.001 | 0.002 | | | b | 0.15 | 0.20 | 0.25 | 0.006 | 0.008 | 0.010 | | | D<br>BSC | | 2.00 | | | 0.079 | | | | E<br>BSC | | 2.00 | | | 0.079 | | | | е | | 0.50 | | | 0.020 | | | | L | 0.45 | 0.55 | 0.65 | 0.018 | 0.022 | 0.026 | | Figure 12. Carrier tape Table 10. Carrier tape dimensions | Package | w | D | E | P <sub>0</sub> | P <sub>2</sub> | F | $A_0$ | B <sub>0</sub> | K <sub>0</sub> | P <sub>1</sub> | Т | Unit | Bulk<br>Qty | |---------|------------------------|-------------------------|---------------|----------------|----------------|---------------|---------------|----------------|----------------|----------------|----------------|------|-------------| | TDFN8 | 8.00<br>+0.30<br>-0.10 | 1.50<br>+0.10/<br>-0.00 | 1.75<br>±0.10 | 4.00<br>±0.10 | 2.00<br>±0.10 | 3.50<br>±0.05 | 2.30<br>±0.05 | 2.30<br>±0.05 | 1.00<br>±0.05 | 4.00<br>±0.10 | 0.250<br>±0.05 | mm | 3000 | Table 11. Package marking | Part number | t <sub>SRC</sub><br>delay<br>control | Smart<br>reset<br>inputs <sup>(1)</sup> | V <sub>RST</sub> | RST<br>output <sup>(1)</sup> | t <sub>REC</sub><br>option | BLD<br>output <sup>(1)</sup> | Topmark | |-----------------|--------------------------------------|-----------------------------------------|------------------|------------------------------|----------------------------|------------------------------|---------| | STM6503VEAADG6F | TSR | AL | V | AL, OD | Α | - | 3VG | | STM6504SEABDG6F | TSR | AL | S | AL, OD | В | - | 4SG | | STM6505SDABDG6F | R <sub>SRC</sub> | AL, PU | S | AL, OD | В | AL, OD | 5SI | | STM6505RDABDG6F | R <sub>SRC</sub> | AL, PU | R | AL, OD | В | AL, OD | 5RI | | STM6505WDABDG6F | R <sub>SRC</sub> | AL, PU | W | AL, OD | В | AL, OD | 5WI | <sup>1.</sup> AL = active-low, AH = active-high, PU = with internal pull-up resistor, OD = open-drain. Figure 13. Package marking, top view ### 7 Part numbering Table 12. Ordering information scheme **Example:** STM6505 W D В DG 6 **Device type** STM6502<sup>(1)</sup> STM6503 STM6504 STM6505 Reset ( $V_{CC}$ monitoring) threshold voltage ( $V_{RST}$ ) L = 4.625 V (typ., falling) S = 2.925 VR = 2.625 VZ = 2.313 VW = 1.665 VV = 1.575 VSmart reset setup delay (t<sub>SRC</sub>); presence of internal input pull-up on all smart reset inputs (SRx, SRE) B = 0 to 15 s, user-programmed (external resistor); no input pull-up D = 0 to 15 s, user-programmed (external resistor); 65 k $\Omega$ input pull-up E = 2 or 6 or 10 s min., user-programmed (three-state); no input pull-up F = 2 or 6 or 10 s min., user-programmed (three-state); 65 k $\Omega$ input pull-up **Output type** A = open-drain, no pull-up, active-low www.DataSheset timeout period (t<sub>REC</sub>) A = 140 ms min.B = 240 ms min.**Package** DG = TDFN8 2 x 2 x 0.75 mm, 0.5 mm pitch **Temperature range** $6 = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}$ F = ECOPACK® package, tape and reel Shipping method 1. Contact local ST sales office for availability. For other options, voltage threshold values etc. or for more information on any aspect of this device, please contact the ST sales office nearest you. # 8 Revision history Table 13. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 31-Aug-2009 | 1 | Initial release. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. www.DataSheet4U.com Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2009 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com