# SP3222H/3232H # 3.3V, 460 Kbps RS-232 Transceivers #### **FEATURES** - Meets true EIA/TIA-232-F Standards from a +3.0V to +5.5V power supply - Interoperable with RS-232 down to +2.7V power source - 1µA Low-Power Shutdown with Receivers Active (**SP3222H**) - Enhanced ESD Specifications: ±2kV Human Body Model - 460Kbps Minimum Transmission Rate - Ideal for Handheld, Battery Operated Applications Now Available in Lead Free Packaging #### DESCRIPTION The **SP3222H** and the **3232H** are 2 driver/2 receiver RS-232 transceiver solutions intended for portable or hand-held applications such as notebook or palmtop computers. Their data transmission rate of 460Kbps meeting the demands of high speed RS-232 applications. Both ICS have a high-efficiency, charge-pump power supply that requires only $0.1\mu F$ capacitors for 3.3V operation. The charge pump allows the **SP3222H** and the **3232H** series to deliver true RS-232 performance from a single power supply ranging from +3.3V to +5.0V. The **SP3222H** device has a low-power shutdown mode where the devices' driver outputs and charge pumps are disabled. During shutdown, the supply current is less than $1\mu$ A. #### **SELECTION TABLE** | MODEL | Power Supplies | RS-232<br>Drivers | RS-232<br>Receivers | External<br>Components | Shutdown | TTL<br>3-State | No. of<br>Pins | |---------|----------------|-------------------|---------------------|------------------------|----------|----------------|----------------| | SP3222H | +3.0V to +5.5V | 2 | 2 | 4 | Yes | Yes | 18, 20 | | SP3232H | +3.0V to +5.5V | 2 | 2 | 4 | No | No | 16 | #### ABSOLUTE MAXIMUM RATINGS These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability and cause permanent damage to the device. | V <sub>CC</sub> | 0.3V to +7.0V<br>+0.3V to -7.0V | |-------------------------------------------------------|---------------------------------| | $\rm I_{\rm CC}$ (DC $\rm V_{\rm CC}$ or GND current) | <u>+</u> 100mA | | Electrostatic Discharge HBM | 15kV | | Input Voltages TxIN, EN RxIN | | |-------------------------------|----------------| | Output Voltages TxOUTRXOUT | | | Short-Circuit Duration TxOUT | Continuous | | Storage Temperature | 65°C to +150°C | | Power Dissipation Per Package | | 20-pin SSOP (derate 9.25mW/°C above +70°C)......750mW 18-pin PDIP (derate 15.2mW/°C above +70°C).....1220mW 18-pin SOIC (derate 15.7mW/°C above +70°C).....1260mW 20-pin TSSOP (derate 11.1mW/°C above +70°C).....890mW 16-pin SSOP (derate 9.69mW/°C above +70°C)......775mW 16-pin PDIP (derate 14.3mW/°C above +70°C)......1150mW 16-pin Wide SOIC (derate 11.2mW/°C above +70°C)....900mW 16-pin TSSOP (derate 10.5mW/°C above +70°C).....850mW NOTE 1: V+ and V- can have maximum magnitudes of 7V, but their absolute difference cannot exceed 13V. #### ELECTRICAL CHARACTERISTICS Unless otherwise noted, the following specifications apply for $V_{CC} = +3.0 \text{V}$ to +5.0 V with $T_{AMB} = T_{MIN}$ to $T_{MAX}$ | PARAMETER | MIN | TYP | MAX | UNITS | CONDITIONS | | |------------------------------|----------------------|----------------------|------|-------|--------------------------------------------------------------------------------------------------|--| | DC CHARACTERISTICS | | | | | | | | Supply Current | | 0.3 | 1.0 | mA | no load, T <sub>AMB</sub> = +25°C, | | | | | | | | $V_{cc}$ = +3.3V, TxIN = $V_{cc}$ or GND | | | Shutdown Supply Current | | 1.0 | 10 | μΑ | $\overline{\text{SHDN}} = \text{GND}, T_{\text{AMB}} = +25^{\circ}\text{C},$ | | | | | | | | $V_{cc}$ =+3.3V, TxIN= $V_{cc}$ or GND | | | LOGIC INPUTS AND RECEIV | ER OUTP | PUTS | | | | | | Input Logic Threshold LOW | | | 0.8 | V | TxIN, EN, SHDN, Note 2 | | | Input Logic Threshold HIGH | 2.0 | | | V | V <sub>cc</sub> =3.3V, Note 2 | | | | 2.4 | | | | V <sub>cc</sub> =5.0V, Note 2 | | | Input Leakage Current | | ±0.01 | ±1.0 | μΑ | TxIN, $\overline{\text{EN}}$ , $\overline{\text{SHDN}}$ , $T_{\text{AMB}} = +25^{\circ}\text{C}$ | | | Output Leakage Current | | ±0.05 | ±10 | μΑ | receivers disabled | | | Output Voltage LOW | | | 0.4 | V | I <sub>оυт</sub> =1.6mA | | | Output Voltage HIGH | V <sub>cc</sub> -0.6 | V <sub>cc</sub> -0.1 | | V | I <sub>OUT</sub> =-1.0mA | | | DRIVER OUTPUTS | • | | | | | | | Output Voltage Swing | ±5.0 | ±5.4 | | V | $3k\Omega$ load to ground at all driver outputs, | | | | | | | | T <sub>AMB</sub> =+25°C | | | Output Resistance | 300 | | | Ω | $V_{CC} = V + = V - = 0V, T_{OUT} = \pm 2V$ | | | Output Short-Circuit Current | | ±35 | ±60 | mA | V <sub>OUT</sub> = 0V | | | Output Leakage Current | | | ±25 | μΑ | $V_{OUT} = \pm 12V, V_{CC} = 0V \text{ or } 3.0V + 5.5V,$ | | | | | | | | drivers disabled | | ## **ELECTRICAL CHARACTERISTICS** Unless otherwise noted, the following specifications apply for $V_{CC}$ = +3.0V to +5.0V with $T_{AMB}$ = $T_{MIN}$ to $T_{MAX}$ . | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | |------------------------------|------------|------------|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RECEIVER INPUTS | | | | | | | Input Voltage Range | -15 | | +15 | ٧ | | | Input Threshold LOW | 0.6<br>0.8 | 1.2<br>1.5 | | V | V <sub>cc</sub> =3.3V<br>V <sub>cc</sub> =5.0V | | Input Threshold HIGH | | 1.5<br>1.8 | 2.4<br>2.4 | V | V <sub>cc</sub> =3.3V<br>V <sub>cc</sub> =5.0V | | Input Hysteresis | | 0.3 | | V | | | Input Resistance | 3 | 5 | 7 | kΩ | | | TIMING CHARACTERISTICS | | | | | | | Maximum Data Rate | 460 | | | Kbps | $R_L$ =3k $\Omega$ , $C_L$ =1000pF, one driver switching | | Driver Propagation Delay | | 1.0<br>1.0 | | μs<br>μs | $\begin{aligned} & \textbf{t}_{\text{PHL}}, \ \textbf{R}_{\text{L}} = 3\text{K}\Omega, \ \textbf{C}_{\text{L}} = 1000\text{pF} \\ & \textbf{t}_{\text{PLH}}, \ \textbf{R}_{\text{L}} = 3\text{K}\Omega, \ \textbf{C}_{\text{L}} = 1000\text{pF} \end{aligned}$ | | Receiver Propagation Delay | | 0.3<br>0.3 | | μs | $t_{\rm PHL}$ , RxIN to RxOUT, $C_{\rm L}$ =150pF $t_{\rm PLH}$ , RxIN to RxOUT, $C_{\rm L}$ =150pF | | Receiver Output Enable Time | | 200 | | ns | | | Receiver Output Disable Time | | 200 | | ns | | | Driver Skew | | 100 | 500 | ns | I t <sub>PHL</sub> - t <sub>PLH</sub> I | | Receiver Skew | | 200 | 1000 | ns | I t <sub>PHL</sub> - t <sub>PLH</sub> I | | Transition-Region Slew Rate | | 60 | | V/µs | $\rm V_{\rm CC}$ = 3.3V, R $_{\rm L}$ = 3K $\Omega$ , T $_{\rm AMB}$ = 25°C, measurements taken from -3.0V to +3.0V or +3.0V to -3.0V | #### TYPICAL PERFORMANCE CHARACTERISTICS Unless otherwise noted, the following performance characteristics apply for $V_{CC}$ = +3.3V, 460Kbps data rates, all drivers loaded with $3k\Omega$ , $0.1\mu F$ charge pump capacitors, and $T_{AMB}$ = +25°C. Figure 1. Transmitter Output Voltage VS. Load Capacitance for the SP3222H and the SP3232H Figure 2. Slew Rate VS. Load Capacitance for the SP3222H and the SP3232H Figure 3. Supply Current VS. Load Capacitance when Transmitting Data for the SP3222H and the SP3232H | | | PIN NUMBER | | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|---------|--| | NAME | FUNCTION | SP3222H | | | | | | | DIP/SO | SSOP/<br>TSSOP | SP3232H | | | EN | Receiver Enable. Apply logic LOW for normal operation. Apply Logic HIGH to disable the receiver outputs (high-Z state). | 1 | 1 | - | | | C1+ | Positive terminal of the voltage doubler charge-pump capacitor. | 2 | 2 | 1 | | | V+ | +5.5V generated by the charge pump. | 3 | 3 | 2 | | | C1- | Negative terminal of the voltage doubler charge-pump capacitor. | 4 | 4 | 3 | | | C2+ | Positive terminal of the inverting charge-pump capacitor. | 5 | 5 | 4 | | | C2- | Negative terminal of the inverting charge-pump capacitor. | 6 | 6 | 5 | | | V- | -5.5V generated by the charge pump. | 7 | 7 | 6 | | | T1OUT | RS-232 driver output. | 15 | 17 | 14 | | | T2OUT | RS-232 driver output. | 8 | 8 | 7 | | | R1IN | RS-232 receiver input. | 14 | 16 | 13 | | | R2IN | RS-232 receiver input. | 9 | 9 | 8 | | | R10UT | TTL/CMOS receiver output. | 13 | 15 | 12 | | | R2OUT | TTL/CMOS receiver output. | 10 | 10 | 9 | | | T1IN | TTL/CMOS driver input. | 12 | 13 | 11 | | | T2IN | TTL/CMOS driver input. | 11 | 12 | 10 | | | GND | Ground. | 16 | 18 | 15 | | | V <sub>cc</sub> | +3.0V to +5.5V supply voltage | 17 | 19 | 16 | | | SHDN | Shutdown Control Input. Drive HIGH for normal device operation. Drive LOW to shutdown the drivers (high-Z output) and the on-board power supply. | 18 | 20 | - | | | NC | No Connect. | - | 11, 14 | - | | Table 1. Device Pin Description Figure 4. Pinout Configurations for the SP3222H Figure 5. Pinout Configuration for the SP3232H Figure 6. SP3222H Typical Operating Circuits Figure 7. SP3232H Typical Operating Circuit #### DESCRIPTION The **SP3222H** and **SP3232H** are 2-driver/2-receiver devices ideal for portable or hand-held applications. The **SP3222H** features a 1µA shutdown mode that reduces power consumption and extends battery life in portable systems. Its receivers remain active in shutdown mode, allowing external devices such as modems to be monitored using only 1µA supply current. The **SP3222H/3232H** transceivers meet the EIA/TIA-232 and V.28/V.24 communication protocols. They feature **Sipex's** proprietary on-board charge pump circuitry that generates 2 x V<sub>CC</sub> for RS-232 voltage levels from a single +3.0V to +5.5V power supply. The **SP3222H/3232H** drivers operate at a minimum data rate of 460Kbps. #### THEORY OF OPERATION The **SP3222H/3232H** are made up of three basic circuit blocks: 1. Drivers, 2. Receivers, and 3. the Sipex proprietary charge pump. #### **Drivers** The drivers are inverting level transmitters that convert TTL or CMOS logic levels to ±5.0V EIA/TIA-232 levels inverted relative to the input logic levels. Typically, the RS-232 output voltage swing is ±5.5V with no load and at least ±5V minimum fully loaded. The driver outputs are protected against infinite short-circuits to ground without degradation in reliability. Driver outputs will meet EIA/TIA-562 levels of ±3.7V with supply voltages as low as 2.7V. The drivers have a minimum data rate of 460Kbps fully loaded with $3K\Omega$ in parallel with 1000pF, ensuring compatibility with PC-to-PC communication software. The slew rate of the driver output is internally limited to a maximum of 30V/µs in order to meet the EIA standards (EIA RS-232D 2.1.7, Paragraph 5). The transition of the loaded output from HIGH to LOW also meets the monotonicity requirements of the standard. Figure 8 shows a loopback circuit used to test the RS-232 drivers. Figure 9 shows the test results of the loopback circuit with all drivers active at 120Kbps and RS-232 loads in parallel with 1000pF capacitors. Figure 10 shows the test results where one driver is active at 460Kbps and all drivers are loaded with an RS-232 receiver in parallel with a 1000pF capacitor. The **SP3222H** driver's output stages are tri-stated in shutdown mode. When the power is off, the **SP3222H** device permits the outputs to be driven up to $\pm 12$ V. Because the driver's inputs do not have pull-up resistors, unused inputs should be connected to $V_{CC}$ or GND. In the shutdown mode, the supply current is less than $1\mu A$ , where $\overline{SHDN} = LOW$ . When the SP3222H device is shut down, the device's driver outputs are disabled (tri-stated) and the charge pumps are turned off with V+ pulled down to $V_{CC}$ and V- pulled to GND. The time required to exit shutdown is typically $100\mu s$ . $\overline{SHDN}$ is connected to $V_{CC}$ if the shutdown mode is not used. $\overline{SHDN}$ has no effect on RxOUT or RxOUTB. As they become active, the two driver outputs go to opposite RS-232 levels: one driver input is HIGH and the other LOW. Note that the drivers are enabled only when the magnitude of V- exceeds approximately 3V. Figure 8. SP3222H/3232H Driver Loopback Test Circuit Figure 9. Driver Loopback Test Results at 120Kbps Figure 10. Driver Loopback Test Results at 460Kbps #### Receivers The receivers convert EIA/TIA-232 levels to TTL or CMOS logic output levels. The SP3222H receivers have an inverting tri-state output.Receiver outputs (RxOUT) are tri-stated when the enable control $\overline{EN}$ = HIGH. In the shutdown mode, the receivers can be active or inactive. $\overline{EN}$ has no effect on TxOUT. The truth table logic of the **SP3222H** driver and receiver outputs can be found in *Table 2*. Since receiver input is usually from a transmission line where long cable lengths and system interference can degrade the signal and inject noise, the inputs have a typical hysteresis margin of 300mV. Should an input be left unconnected, a $5k\Omega$ pulldown resistor to ground forces the output of the receiver HIGH. #### **Charge Pump** The **Sipex** patented charge pump (5,306,954) uses a four–phase voltage shifting technique to attain symmetrical 5.5V power supplies and requires four external capacitors. The internal power supply consists of a regulated dual charge pump that provides an output voltage of 5.5V regardless of the input voltage $(V_{CC})$ over the +3.0V to +5.5V range. | SHDN | EN | TxOUT | RxOUT | | |------|----|-----------|-----------|--| | 0 | 0 | Tri-state | Active | | | 0 | 1 | Tri-state | Tri-state | | | 1 | 0 | Active | Active | | | 1 | 1 | Active | Tri-state | | Table 2. Truth Table Logic for Shutdown and Enable Control In most circumstances, decoupling the power supply can be achieved adequately using a $0.1\mu\text{F}$ bypass capacitor at C5 (refer to *Figures 6* and 7). In applications that are sensitive to power-supply noise, $V_{CC}$ and ground can be decoupled with a capacitor of the same value as charge-pump capacitor C1. It is always important to physically locate bypass capacitors close to the IC. The charge pump operates in a discontinuous mode using an internal oscillator. If the output voltage is less than 5.5V, the charge pump is enabled. If the output voltage exceeds 5.5V, the charge pump is disabled. An oscillator controls the four phases of the voltage shifting. A description of each phase follows. # **Phase 1:** $V_{ss}$ **Charge Storage** (Figure 12) During this phase of the clock cycle, the positive side of capacitors $C_1$ and $C_2$ are charged to $V_{cc}$ . $C_1^+$ is then switched to GND and the charge in $C_1^-$ is transferred to $C_2^-$ . Since $C_2^+$ is connected to $V_{cc}$ , the voltage potential across capacitor $C_2$ is now 2 times $V_{cc}$ . # Phase 2: V<sub>ss</sub> Transfer (Figure 13) Phase two of the clock connects the negative terminal of $C_2$ to the $V_{SS}$ storage capacitor and the positive terminal of $C_2$ to GND. This transfers a negative generated voltage to $C_3$ . This generated voltage is regulated to a minimum voltage of -5.5V. Simultaneous with the transfer of the voltage to $C_3$ , the positive side of capacitor $C_1$ is switched to $V_{CC}$ and the negative side is connected to GND. # Phase 3: V<sub>DD</sub> Charge Storage (Figure 15) The third phase of the clock is identical to the first phase — the charge transferred in $C_1$ produces $-V_{CC}$ in the negative terminal of $C_1$ , which is applied to the negative side of capacitor $C_2$ . Since $C_2^+$ is at $V_{CC}$ , the voltage potential across $C_2$ is 2 times $V_{CC}$ . ### Phase 4: V<sub>DD</sub> Transfer (Figure 16) The fourth phase of the clock connects the negative terminal of $C_2$ to GND, and transfers this positive generated voltage across $C_2$ to $C_4$ , the $V_{\rm DD}$ storage capacitor. This voltage is regulated to +5.5V. At this voltage, the internal oscillator is disabled. Simultaneous with the transfer of the voltage to $C_4$ , the positive side of capacitor $C_1$ is switched to $V_{\rm CC}$ and the negative side is connected to GND, allowing the charge pump cycle to repeat. The charge pump cycle will continue as long as the operational conditions for the internal oscillator are present. Since both $V^+$ and $V^-$ are separately generated from $V_{cc}$ ; in a no–load condition $V^+$ and $V^-$ will be symmetrical. Older charge pump approaches that generate $V^-$ from $V^+$ will show a decrease in the magnitude of $V^-$ compared to $V^+$ due to the inherent inefficiencies in the design. The charge pump clock rate typically operates at 250kHz. The external capacitors can be as low as 0.1µF with a 16V breakdown voltage rating. #### **ESD Tolerance** The SP3222H/3232H series incorporates ruggedized ESD cells on all driver output and receiver input pins. The Human Body Model has been the generally accepted ESD testing method for semiconductors. This method is also specified in MIL-STD-883, Method 3015.7 for ESD testing. The premise of this ESD test is to simulate the human body's potential to store electro-static energy and discharge it to an integrated circuit. The simulation is performed by using a test model as shown in *Figure 17*. This method will test the IC's capability to withstand an ESD transient during normal handling such as in manufacturing areas where the ICs tend to be handled frequently. For the Human Body Model, the current limiting resistor ( $R_s$ ) and the source capacitor ( $C_s$ ) are 1.5k $\Omega$ and 100pF, respectively. Figure 12. Charge Pump — Phase 1 Figure 13. Charge Pump — Phase 2 Figure 14. Charge Pump Waveforms Figure 15. Charge Pump — Phase 3 Figure 16. Charge Pump — Phase 4 Figure 17. ESD Test Circuit for Human Body Model | | ORDERING INFORMATION | | |--------------|----------------------|--------------| | Model | Temperature Range | Package Type | | SP3222HCA | 0°C to +70°C | 20-Pin SSOP | | SP3222HCA/TR | 0°C to +70°C | 20-Pin SSOP | | SP3222HCP | 0°C to +70°C | 18-Pin PDIP | | SP3222HCT | 0°C to +70°C | 18-Pin WSOIC | | SP3222HCT/TR | 0°C to +70°C | 18-Pin WSOIC | | SP3222HCY | 0°C to +70°C | 20-Pin TSSOP | | SP3222HCY/TR | 0°C to +70°C | 20-Pin TSSOP | | | 0°C to +70°C | | | SP3232HCA/TR | 0°C to +70°C | 16-Pin SSOP | | SP3232HCP | 0°C to +70°C | 16-Pin PDIP | | | 0°C to +70°C | | | | 0°C to +70°C | | | SP3232HCY | 0°C to +70°C | 16-Pin TSSOP | | SP3232HCY/TR | 0°C to +70°C | 16-Pin TSSOP | Available in lead free packaging. To order add "-L" suffix to part number. Example: SP3232HCA/TR = standard; SP3232HCA-L/TR = lead free /TR = Tape and Reel Pack quantity is 1,500 for WSOIC, SSOP or TSSOP. Sipex Corporation Headquarters and Sales Office 233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600 Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described hereing; neither does it convey any license under its patent rights nor the rights of others.