# MOS INTEGRATED CIRCUIT $\mu$ PD78056FY,78058FY #### 8-BIT SINGLE-CHIP MICROCONTROLLER #### **DESCRIPTION** The $\mu$ PD78056FY,78058FY reduce the electromagnetic interference (EMI) noise in comparison with the conventional $\mu$ PD78056FY,78058FY. The $\mu$ PD78056FY,78058FY belong to the $\mu$ PD78058FY Subseries products of the 78K/0 Series. These microcontrollers include a variety of peripheral hardware, such as an 8-bit resolution A/D converter, 8-bit resolution D/A converter, timer, serial interface (supports I²C bus mode), real-time output ports, and interrupt functions. The $\mu$ PD78P058FY, a one-time PROM which can be operated in the same supply voltage range as for the mask ROM version, and various development tools are also available. Detailed function descriptions are provided in the following user's manual. Be sure to read them before designing. $\mu$ PD78058F, 78058FY Subseries User's Manual: U12068E 78K/0 Series User's Manual-Instruction: U12326E #### **FEATURES** - EMI noise reduction version (The overall peak level is reduced by 5 to 10 dB.) - Large on-chip ROM & RAM | Items | Program Memory | | Data Memory | | | |------------|----------------|-----------------------------|-------------|---------------------------|----------------------------------------------------------| | Products | (ROM) | Internal High-<br>Speed RAM | Buffer RAM | Internal<br>Expansion RAM | Packages | | μPD78056FY | 48 Kbytes | 1024 bytes | 32 bytes | None | 80-pin plastic QFP (14 $ imes$ 14 mm, resin | | μPD78058FY | 60 Kbytes | | | 1024 bytes | thickness 2.7 mm) | | | | | | | 80-pin plastic QFP (14 $ imes$ 14 mm, resin | | | | | | | thickness 1.4 mm) | | | | | | | 80-pin plastic TQFP (fine pitch) (12 $\times$ 12 mm)Note | **Note** This package is available only for the $\mu$ PD78058FY. - External memory expansion space: 64 Kbytes - Minimum instruction execution time can be varied from high-speed (0.4 $\mu$ s) to ultra-low-speed (122 $\mu$ s) - I/O ports: 69 (N-ch open-drain: 4) - 8-bit resolution A/D converter: 8 channels - 8-bit resolution D/A converter: 2 channels - Serial interface: 3 channels (supports I<sup>2</sup>C bus mode: 1 channel) - Timer: 5 channels - Supply voltage: VDD = 2.7 to 6.0 V #### **APPLICATIONS** Cellular phones, pagers, printers, AV equipment, air conditioners, cameras, PPC, fuzzy home appliances, vending machines, etc. The information in this document is subject to change without notice. # ORDERING INFORMATION | | Part Number | Package | |---|-------------------------------------------|----------------------------------------------------------------| | | μPD78056FYGC-××-3B9 | 80-pin plastic QFP (14 $\times$ 14 mm, resin thickness 2.7 mm) | | * | $\mu$ PD78056FYGC- $\times\times$ -8BT | 80-pin plastic QFP (14 $\times$ 14 mm, resin thickness 1.4 mm) | | | $\mu$ PD78058FYGC- $\times$ $\times$ -3B9 | 80-pin plastic QFP (14 $\times$ 14 mm, resin thickness 2.7 mm) | | * | $\mu$ PD78058FYGC- $\times\times$ -8BT | 80-pin plastic QFP (14 $\times$ 14 mm, resin thickness 1.4 mm) | | | $\mu$ PD78058FYGK- $\times$ $\times$ -BE9 | 80-pin plastic TQFP (fine pitch) (12 $\times$ 12 mm) | Caution The $\mu$ PD78056FYGC, $\mu$ PD78058FYGC come in two types of packages (see 12 Package Drawings). For the packages that can be supplied, consult your local NEC sales representative. **Remark** ××× denotes the ROM code number. #### ★ 78K/0 SERIES PRODUCT DEVELOPMENT These products are a further development in the 78K/0 Series. The designations appearing inside the boxes are subseries names. Note Under planning The major functional differences among the Y subseries are shown below. | Subserie | Function | ROM Capacity | Serial Interface | | I/O | V <sub>DD</sub> MIN.<br>Value | |----------|-------------|--------------|---------------------------------------------|--------|-----|-------------------------------| | Control | μPD78075BY | 32 K to 40 K | 3-wire/2-wire/I <sup>2</sup> C | : 1 ch | 88 | 1.8 V | | | μPD78078Y | 48 K to 60 K | 3-wire with automatic send/receive function | : 1 ch | | | | , | μPD78070AY | _ | 3-wire/UART | : 1 ch | 61 | 2.7 V | | | μPD780018AY | 48 K to 60 K | 3-wire with automatic send/receive function | : 1 ch | 88 | | | | | | Time division 3-wire | : 1 ch | | | | | | | I <sup>2</sup> C bus (supports multimaster) | : 1 ch | | | | , | μPD780058Y | 24 K to 60 K | 3-wire/2-wire/I <sup>2</sup> C | : 1 ch | 68 | 1.8 V | | | | | 3-wire with automatic send/receive function | : 1 ch | | | | | | | 3-wire/time division UART | : 1 ch | | | | | μPD78058FY | 48 K to 60 K | 3-wire/2-wire/I <sup>2</sup> C | : 1 ch | 69 | 2.7 V | | | μPD78054Y | 16 K to 60 K | 3-wire with automatic send/receive function | : 1 ch | | 2.0 V | | | μΕΒ/60341 | 10 K 10 00 K | 3-wire/UART | : 1 ch | | 2.0 V | | | μPD780034Y | 8 K to 32 K | UART | : 1 ch | 51 | 1.8 V | | | "DD790024V | - | 3-wire | : 1 ch | | | | | μPD780024Y | | I <sup>2</sup> C bus (supports multimaster) | : 1 ch | | | | | μPD78018FY | 8 K to 60 K | 3-wire/2-wire/I <sup>2</sup> C | : 1 ch | 53 | | | l . | | | 3-wire with automatic send/receive function | : 1 ch | | | | | μPD78014Y | 8 K to 32 K | 3-wire/2-wire/SBI/I <sup>2</sup> C | : 1 ch | | 2.7 V | | | | | 3-wire with automatic send/receive function | : 1 ch | | | | | μPD78002Y | 8 K to 16 K | 3-wire/2-wire/SBI/I <sup>2</sup> C | : 1 ch | | | | LCD | μPD780308Y | 48 K to 60 K | 3-wire/2-wire/I <sup>2</sup> C | : 1 ch | 57 | 2.0 V | | driving | | | 3-wire/time-division UART | : 1 ch | | | | | | | 3-wire | : 1 ch | | | | | μPD78064Y | 16 K to 32 K | 3-wire/2-wire/I <sup>2</sup> C | : 1 ch | | | | | | | 3-wire/UART | : 1 ch | | | **Remark** The functions, except for the serial interface, are the same as those of subseries without Y. # **OVERVIEW OF FUNCTION** | Item | Product Name | μPD78056FY | μPD78058FY | | | | | |-------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|--| | Internal | ROM | 48 Kbytes | 60 Kbytes | | | | | | memory | High-speed RAM | 1024 bytes | | | | | | | | Buffer RAM | 32 bytes | | | | | | | | Expanded RAM | None | 1024 Kbytes | | | | | | Memory | space | 64 Kbytes | | | | | | | General | registers | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ | | | | | | | Minimum instruction execution | | On-chip instruction execution time cycle m | odification function | | | | | | time | When main system clock selected | 0.4 μs/0.8 μs/1.6 μs/3.2 μs/6.4 μs/12.8 μs | (at 5.0-MHz operation) | | | | | | | When subsystem clock selected | 122 μs (at 32.768-kHz operation) | | | | | | | Instructi | on set | <ul> <li>16-bit operation</li> <li>Multiplication/division (8 bits × 8 bits,16 bits ÷ 8 bits)</li> <li>Bit manipulation (set, reset, test, Boolean operation)</li> <li>BCD correction, etc.</li> </ul> | | | | | | | I/O ports | | Total : 69 • CMOS input : 2 • CMOS I/O : 63 • N-ch open-drain I/O : 4 | | | | | | | A/D con | verter | 8-bit resolution × 8 channels | | | | | | | D/A con | verter | 8-bit resolution × 2 channels | | | | | | | Serial interface | | <ul> <li>3-wire serial I/O/2-wire serial I/O/I<sup>2</sup>C bus mode selectable: 1 channel</li> <li>3-wire serial I/O mode (on-chip max. 32 bytes automatic data transmit/receive function): 1 channel</li> <li>3-wire serial I/O/UART mode selectable: 1 channel</li> </ul> | | | | | | | Timer | | <ul> <li>16-bit timer/event counter : 1 channel</li> <li>8-bit timer/event counter : 2 channels</li> <li>Watch timer : 1 channel</li> <li>Watchdog timer : 1 channel</li> </ul> | | | | | | | Timer o | utput | 3 (14-bit PWM output × 1) | | | | | | | Clock ou | utput | 19.5 kHz, 39.1 kHz, 78.1 kHz, 156 kHz, 313 kHz, 625 kHz, 1.25 MHz, 2.5 MHz, 5.0 MHz (at main system clock 5.0-MHz operation) 32.768 kHz (at subsystem clock 32.768-kHz operation) | | | | | | | Buzzer | output | 1.2 kHz, 2.4 kHz, 4.9 kHz, 9.8 kHz (at mai | n system clock 5.0-MHz operation) | | | | | | Vectored | ı- Maskable | Internal: 13, external: 7 | | | | | | | interrupt<br>source | Non-maskable | Internal: 1 | | | | | | | Software | | 1 | | | | | | | Test input | | Internal : 1, external : 1 | | | | | | | Supply voltage | | V <sub>DD</sub> = 2.7 to 6.0 V | | | | | | | Operation | ng ambient temperature | $T_A = -40 \text{ to } + 85^{\circ}\text{C}$ | | | | | | | Package | | <ul> <li>80-pin plastic QFP (14 × 14 mm, resin thickness 2.7 mm)</li> <li>80-pin plastic QFP (14 × 14 mm, resin thickness 1.4 mm)</li> <li>80-pin plastic TQFP (fine pitch) (12 × 12 mm) Note</li> </ul> | | | | | | Note $\mu$ PD78058FY only # CONTENTS | 1. | PIN CONFIGURATION (TOP VIEW) | 7 | |-----|----------------------------------------------------------------|----| | 2. | BLOCK DIAGRAM | 9 | | 3 | PIN FUNCTIONS | 10 | | | 3.1 Port Pins | 10 | | | 3.2 Non-port Pins | 12 | | | 3.3 Pin I/O Circuits and Recommended Connection of Unused Pins | 14 | | 4. | MEMORY SPACE | 18 | | 5. | PERIPHERAL HARDWARE FUNCTION FEATURES | 19 | | | 5.1 Ports | 19 | | | 5.2 Clock Generator | 20 | | | 5.3 Timer/Event Counter | 20 | | | 5.4 Clock Output Control Circuit | 23 | | | 5.5 Buzzer Output Control Circuit | 23 | | | 5.6 A/D Converter | 24 | | | 5.7 D/A Converter | 25 | | | 5.8 Serial Interfaces | 25 | | | 5.9 Real-Time Output Port Functions | 27 | | 6. | INTERRUPT FUNCTIONS AND TEST FUNCTIONS | 28 | | | 6.1 Interrupt Functions | | | | 6.2 Test Functions | 32 | | 7. | EXTERNAL DEVICE EXPANSION FUNCTIONS | 33 | | 8. | STANDBY FUNCTION | 33 | | 9. | RESET FUNCTION | 33 | | 10. | INSTRUCTION SET | 34 | | 11. | ELECTRICAL SPECIFICATIONS | 37 | | 12. | PACKAGE DRAWINGS | 63 | | 13. | RECOMMENDED SOLDERING CONDITIONS | 66 | | ΑP | PENDIX A. DEVELOPMENT TOOLS | 68 | | ΑP | PENDIX B. RELATED DOCUMENTS | 70 | #### 1. PIN CONFIGURATION (TOP VIEW) - 80-pin plastic QFP (14 × 14, resin thickness 2.7 mm) μPD78056FYGC-xxx-3B9 μPD78058FYGC-xxx-3B9 - 80-pin plastic TQFP (fine pich) (12 $\times$ 12 mm) $\mu$ PD78058FYGK- $\times\times$ -BE9 Cautions 1. Connect directly the Internally Connected (IC) pin to Vss. - 2. The AV<sub>DD</sub> pin functions as both an A/D converter power supply and a port power supply. When the μPD78056FY and 78058FY are used in applications where the noise generated inside the microcontroller needs to be reduced, connect the AV<sub>DD</sub> pin to another power supply which has the same potential as V<sub>DD</sub>. - 3. The AVss pin functions as both an A/D and D/A converter ground and as a port ground. When the $\mu$ PD78056FY and 78058FY are used in applications where the noise generated inside the microcontroller needs to be reduced, connect the AVss pin to a ground line other than Vss. A8 to A15 : Address Bus PCL : Programmable Clock AD0 to AD7 : Address/Data Bus RD : Read Strobe ANI0 to ANI7 : Analog Input RESET : Reset ANO0, ANO1 : Analog Output RTP0 to RTP7 : Real-Time Output Port ASCK : Asynchronous Serial Clock RxD : Receive Data ASCK : Asynchronous Serial Clock RxD : Receive Data ASTB : Address Strobe SB0, SB1 : Serial Bus AVDD : Analog Power Supply SCK0 to SCK2 : Serial Clock AVREF0, AVREF1 : Analog Reference Voltage SCL : Serial Clock AVss : Analog Ground SDA0, SDA1 : Serial Data BUSY : Busy SI0 to SI2 : Serial Input BUZ : Buzzer Clock SO0 to SO2 : Serial Output IC : Internally Connected STB : Strobe INTP0 to INTP6 : Interrupt from Peripherals TI00, TI01 : Timer Input P00 to P07 : Port0 TI1, TI2, : Timer Input P10 to P17 : Port1 TO0 to TO2 : Timer Output P20 to P27 : Port2 TxD : Transmit Data P20 to P27 : Port2 TxD : Transmit Data P30 to P37 : Port3 Vpp : Power Supply P40 to P47 : Port4 Vss : Ground P50 to P57 : Port5 WAIT : Wait P60 to P67 : Port6 $\overline{WR}$ : Write Strobe P70 to P72 : Port7 X1, X2 : Crystal (Main System Clock) P120 to P127 : Port12 XT1, XT2 : Crystal (Subsystem Clock) P130, P131 : Port13 #### 2. BLOCK DIAGRAM Remark The internal ROM and RAM capacity depends on the product. #### 3. PIN FUNCTIONS # 3.1 Port Pins (1/2) | Pin Name | I/O | Function | | After<br>Reset | Alternate<br>Function | |------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------|-----------------------| | P00 | Input | Port 0 | Input only | Input | INTP0/TI00 | | P01 | Input/ | 8-bit I/O port | Input/output can be specified bit-wise. | Input | INTP1/TI01 | | P02 | output | | When used as an input port, on-chip pull-up | | INTP2 | | P03 | | | resistor can be used by software. | | INTP3 | | P04 | | | | | INTP4 | | P05 | | | | | INTP5 | | P06 | | | | | INTP6 | | P07 Note 1 | Input | | Input only | Input | XT1 | | P10 to P17 | Input/<br>output | Port 1 8-bit input/output port. Input/output can be specified bit-wise. When used as an input port, on-chip pull-up resistor can be used by software. Note 2 | | | ANIO to ANI7 | | P20 | Input/ | Port 2 | | Input | SI1 | | P21 | output | 8-bit input/output port. | | SO1 | | | P22 | | Input/output can be spec<br>When used as an input | port, on-chip pull-up resistor can be used by | | SCK1 | | P23 | | software. | , , , , , , , , , , , , , , , , , , , , | | STB | | P24 | | | | | BUSY | | P25 | | | | | SI0/SB0/SDA0 | | P26 | | | | | SO0/SB1/SDA1 | | P27 | | | | | SCK0/SCL | | P30 | Input/ | Port 3 | | Input | TO0 | | P31 | output | 8-bit input/output port. | official bit with a | | TO1 | | P32 | | Input/output can be spec<br>When used as an input | port, on-chip pull-up resistor can be used by | | TO2 | | P33 | | software. | | | TI1 | | P34 | | | | | TI2 | | P35 | | | | | PCL | | P36 | | | | | BUZ | | P37 | | | | | _ | | P40 to P47 | Input/<br>output | Port 4 8-bit input/output port. Input/output can be specified in 8-bit unit. When used as an input port, on-chip pull-up resistor can be used by software. Test input flag (KRIF) is set to 1 by falling edge detection. | | | AD0 to AD7 | - **Notes 1.** When using the P07/XT1 pins as an input port, set 1 in bit 6 (FRC) of the processor clock control register. On-chip feedback resistor of the subsystem clock oscillator should not be used. - 2. When using the P10/ANI0 to P17/ANI7 pins as the A/D converter analog input pins, use of the on-chip pull-up resistor is cancelled automatically. #### 3.1 Port Pins (2/2) | Pin Name | I/O | Fur | nction | After<br>Reset | Alternate<br>Function | |--------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------| | P50 to P57 | Input/<br>output | Port 5 8-bit input/output port. LED can be driven directly. Input/output can be specified bit-wise. When used as an input port, on-chip pull-up resistor can be used by software. | | | A8 to A15 | | P60<br>P61<br>P62<br>P63 | Input/<br>output | Port 6 8-bit input/outport port. Input/output can be specified bit-wise. | N-ch open-drain input/output port. On-chip pull-up resistor can be specified by mask option. LED can be driven directly. | Input | _ | | P64<br>P65 | | | When used as an input port, on-chip pull-up resistor can be | Input | RD<br>WR | | P66 | | | used by software. | | WAIT | | P70 | Input/ | Port 7 | | Input | SI2/RxD | | P71 | output | 3-bit input/output port. Input/output can be specified bit-wise. | | | SO2/TxD | | P72 | | When used as an input port, on-chip pull- | up resistor can be used by software. | | SCK2/ASCK | | P120 to P127 | Input/<br>output | Port 12 8-bit input/output port. Input/output can be specified bit-wise. When used as an input port, on-chip pull-up resistor can be used by software. | | Input | RTP0 to RTP7 | | P130, P131 | Input/<br>output | Port 13 2-bit input/output port. Input/output can be specified bit-wise. When used as an input port, on-chip pull-up resistor can be used by software. | | Input | ANO0, ANO1 | Caution For pins which also function as port pins, do not perform the following operations during A/D conversion. If these operations are performed, the total error ratings cannot be kept (except for LCD segment output alternate-function pin). - (1) Rewrite the output latch which the pin is used as a port pin. - (2) Change the output level of the pin used as an output pin, even if it is not used as a port pin. # 3.2 Non-port Pins (1/2) | Pin Name | I/O | Function | After<br>Reset | Alternate<br>Function | |--------------|------------------|----------------------------------------------------------------------------------|----------------|-----------------------| | INTP0 | Input | External interrupt request input by which the effective edge (rising edge, | Input | P00/TI00 | | INTP1 | mpat | falling edge, or both rising edge and falling edge) can be specified. | mpat | P01/TI01 | | INTP2 | | | | P02 | | INTP3 | | | | P03 | | INTP3 | | | | P03 | | | | | | | | INTP5 | | | | P05 | | INTP6 | Innut | Carial interface parial data input | Input | P06 | | SI0 | Input | Serial interface serial data input. | Input | P25/SB0/SDA0 | | SI1 | | | | P20 | | SI2 | O. stanust | Carial interface against data autout | | P70/RxD | | SO0 | Output | Serial interface serial data output. | Input | P26/SB1/SDA1 | | SO1 | | | | P21 | | SO2 | | | | P71/TxD | | SB0 | Input<br>/output | Serial interface serial data input/output. | Input | P25/SI0/SDA0 | | SB1 | 70utput | | | P26/SO0/SDA | | SDA0 | | | | P25/SI0/SB0 | | SDA1 | | | | P26/SO0/SB | | SCK0 | Input | Serial interface serial clock input/ output | Input | P27/SCL | | SCK1 | /output | | | P22 | | SCK2 | | | | P72/ASCK | | SCL | | | | P27/SCK0 | | STB | Output | Serial interface automatic transmit/receive strobe output. | Input | P23 | | BUSY | Input | Serial interface automatic transmit/receive busy input. | Input | P24 | | RxD | Input | Asynchronous serial interface serial data input. | Input | P70/SI2 | | TxD | Output | Asynchronous serial interface serial data output. | Input | P71/SO2 | | ASCK | Input | Asynchronous serial interface serial clock input. | Input | P72/SCK2 | | TI00 | Input | External count clock input to the 16-bit timer (TM0) | Input | P00/INTP0 | | TI01 | | Capture trigger signal input to the capture register (CR00) | 1 | P01/INTP1 | | TI1 | | External count clock input to the 8-bit timer (TM1) | 1 | P33 | | TI2 | | External count clock input to the 8-bit timer (TM2) | 1 | P34 | | TO0 | Output | 16-bit timer (TM0) output (alternate function as 14-bit PWM output) | Input | P30 | | TO1 | | 8-bit timer (TM1) output | · . | P31 | | TO2 | | 8-bit timer (TM2) | - | P32 | | PCL | Output | Clock output (for main system clock, subsystem clock trimming). | Input | P35 | | BUZ | Output | Buzzer output. | Input | P36 | | RTP0 to RTP7 | Output | Real-time output port by which data is output in synchronization with a trigger. | Input | P120 to P127 | | AD0 to AD7 | Input<br>/output | Low-order address/data bus at external memory expansion. | Input | P40 to P47 | #### 3.2 Non-port Pins (2/2) | Pin Name | I/O | Function | | Alternate<br>Function | |--------------|--------|-------------------------------------------------------------------------------------------------|-------|-----------------------| | A8 to A15 | Output | High-order address bus at external memory expansion. | Input | P50 to P57 | | RD | Output | External memory read operation strobe signal output. | Input | P64 | | WR | | External memory write operation strobe signal output. | | P65 | | WAIT | Input | Wait insertion at external memory access. | Input | P66 | | ASTB | Output | Strobe output which latches the address information output at port 4 to access external memory. | Input | P67 | | ANI0 to ANI7 | Input | A/D converter analog input. | Input | P10 to P17 | | ANO0, ANO1 | Output | D/A converter analog output. | | P130, P131 | | AVREF0 | Input | A/D converter reference voltage input. | | _ | | AVREF1 | Input | D/A converter reference voltage input. | | _ | | AVDD | _ | A/D converter analog power supply (shared with the port power supply) | | _ | | AVss | | A/D and D/A converter ground potential (shared with the port ground potential) | | _ | | RESET | Input | System reset input. | | _ | | X1 | Input | Main system clock oscillation crystal connection. | _ | _ | | X2 | _ | | | _ | | XT1 | Input | Subsystem clock oscillation crystal connection. | | P07 | | XT2 | | | | _ | | VDD | | Positive power supply (except for port). | | _ | | Vss | _ | Ground potential (except for port). | _ | _ | | IC | _ | Internally connected. Connect directly to Vss. | | _ | - Cautions 1. The AVDD pin functions as both an A/D converter power supply and a port power supply. When the $\mu$ PD78056FY and 78058FY are used in applications where the noise generated inside the microcontroller needs to be reduced, connect the AVDD pin to another power supply which has the same potential as VDD. - 2. The AVss pin functions as both an A/D converter and D/A converter ground and as a port ground. When the $\mu$ PD78056FY and 78058FY are used in applications where the noise generated inside the microcontroller needs to be reduced, connect the AVss pin to a ground line other than Vss. # 3.3 Pin I/O Circuits and Recommended Connection of Unused Pins The input/output circuit type of each pin and recommended connection of unused pins are shown in Table 3-1. For the input/output circuit configuration of each type, see Figure 3-1. Table 3-1. Input/Output Circuit Type of Each Pin (1/2) | Pin Name | Input/output<br>Circuit Type | I/O | Recommended Connection when not Used | |----------------------|------------------------------|--------------|-------------------------------------------------------| | P00/INTP0/TI00 | 2 | Input | Connected to Vss. | | P01/INTP1/TI01 | 8-D | Input/output | Independently connect to Vss through resistor. | | P02/INTP2 | | | | | P03/INTP3 | | | | | P04/INTP4 | | | | | P05/INTP5 | | | | | P06/INTP6 | | | | | P07/XT1 | 16 | Input | Connect to V <sub>DD</sub> . | | P10/ANI0 to P17/ANI7 | 11-C | Input/output | Independently connect to VDD or Vss through resistor. | | P20/SI1 | 8-D | | | | P21/SO1 | 5-J | | | | P22/SCK1 | 8-D | | | | P23/STB | 5-J | | | | P24/BUSY | 8-D | | | | P25/SI0/SB0/SDA0 | 10-C | | | | P26/SO0/SB1/SDA1 | | | | | P27/SCK0/SCL | | | | | P30/TO0 | 5-J | | | | P31/TO1 | | | | | P32/TO2 | | | | | P33/TI1 | 8-D | | | | P34/TI2 | | | | | P35/PCL | 5-J | | | | P36/BUZ | | | | | P37 | | | | | P40/AD0 to P47/AD7 | 5-O | | Independently connect to VDD through resistor. | | P50/A8 to P57/A15 | 5-J | | Independently connect to VDD or Vss through resistor. | | P60 to P63 | 13-1 | | Independently connect to VDD through resistor. | | P64/RD | 5-J | | Independently connect to VDD or Vss through resistor. | | P65/WR | | | | | P66/WAIT | | | | | P67/ASTB | 1 | | | # Table 3-1. Input/Output Circuit Type of Each Pin (2/2) | Pin Name | Input/output<br>Circuit Type | I/O | Recommended Connection when not Used | |--------------------|------------------------------|--------|-----------------------------------------------------------------------------------| | P70/SI2/RxD | 8-D | Input/ | Independently connect to VDD or Vss through resistor. | | P71/SO2/TxD | 5-J | output | | | P72/SCK2/ASCK | 8-D | | | | P120/RTP0 to | 5-J | | | | P127/RTP7 | | | | | P130/ANO0 , | 12-B | Input/ | Independently connect to Vss through resistor. | | P131/ANO1 | | output | | | RESET | 2 | Input | _ | | XT2 | 16 | _ | Leave open. | | AV <sub>REF0</sub> | _ | | Connect to Vss. | | AVREF1 | | | Connect to V <sub>DD</sub> . | | AVdd | | | Connect to another power supply which has the same potential as V <sub>DD</sub> . | | AVss | | | Connect to another ground line which has the same potential as Vss. | | IC | | | Connect directly to Vss. | Figure 3-1. Pin Input/Output Circuits (1/2) Figure 3-1. Pin Input/Output Circuits (2/2) #### 4. MEMORY SPACE Figure 4-1 shows the memory map of the $\mu$ PD78056FY,78058FY. Figure 4-1. Memory Map ## **Notes 1.** $\mu$ PD78058FY only - 2. When the external device expansion function is used with the $\mu$ PD78058FY, set the internal ROM capacity to 56 Kbytes or less using the memory size switching register (IMS). - **3.** The internal ROM capacity and internal high-speed RAM capacity depend on the products (see the table below). | Target Product | Internal ROM Last Address<br>nnnnH | |----------------|------------------------------------| | μPD78056FY | BFFFH | | μPD78058FY | EFFFH | # 5. PERIPHERAL HARDWARE FUNCTION FEATURES #### 5.1 Ports The following 3 types of I/O ports are available. CMOS input (P00, P07) CMOS input/output (P01 to P06, port 1 to port 5, P64 to P67, port 7, port 12, port 13) 63 N-channel open-drain input/output (P60 to P63) Total 69 #### Table 5-1. Port Functions | Name | Pin Name | Function | |---------|--------------|----------------------------------------------------------------------------------------| | Port 0 | P00, P07 | Dedicated input port pins | | | P01 to P06 | Input/output port pins. Input/output specifiable bit-wise. | | | | When used as input/output port pins, on-chip pull-up resistor can be used by software. | | Port 1 | P10 to P17 | Input/output port pins. Input/output specifiable bit-wise. | | | | When used as input port pins, on-chip pull-up resistor can be used by software. | | Port 2 | P20 to P27 | Input/output port pins. Input/output specifiable bit-wise. | | | | When used as input port pins, on-chip pull-up resistor can be used by software. | | Port 3 | P30 to P37 | Input/output port pins. Input/output specifiable bit-wise. | | | | When used as input port pins, on-chip pull-up resistor can be used by software. | | Port 4 | P40 to P47 | Input/output port pins. Input/output specifiable in 8-bit units. | | | | When used as input port pins, on-chip pull-up resistor can be used by software. | | | | Test input flag (KRIF) is set to 1 by falling edge detection. | | Port 5 | P50 to P57 | Input/output port pins. Input/output specifiable bit-wise. | | | | When used as input port pins, on-chip pull-up resistor can be used by software. | | | | LED direct drive capability. | | Port 6 | P60 to P63 | N-channel open-drain input/output port pins. Input/output specifiable bit-wise. | | | | On-chip pull-up resistor can be used by mask option. | | | | LED direct drive capability. | | | P64 to P67 | Input/output port pins. Input/output specifiable bit-wise. | | | | When used as input/output port pins, on-chip pull-up resistor can be used by software. | | Port 7 | P70 to P72 | Input/output port pins. Input/output specifiable bit-wise. | | | | When used as input/output port pins, on-chip pull-up resistor can be used by software. | | Port 12 | P120 to P127 | Input/output port pins. Input/output specifiable bit-wise. | | | | When used as input/output port pins, on-chip pull-up resistor can be used by software. | | Port 13 | P130, P131 | Input/output port pins. Input/output specifiable bit-wise. | | | | When used as input/output port pins, on-chip pull-up resistor can be used by software. | #### 5.2 Clock Generator Two types of generators, a main system clock generator and a subsystem clock generator, are available. The minimum instruction execution time can also be changed. - 0.4 $\mu$ s/0.8 $\mu$ s/1.6 $\mu$ s/3.2 $\mu$ s/6.4 $\mu$ s/12.8 $\mu$ s (main system clock: at 5.0-MHz operation) - 122 μs (subsystem clock: at 32.768-kHz operation) Figure 5-1. Clock Generator Block Diagram #### 5.3 Timer/Event Counter 5 timer/event counter channels are incorporated. 16-bit timer/event counter 8-bit timer/event counter 2 channels Watch timer 1 channel Watchdog timer 1 channel Table 5-2. Operation of Timer/Event Counter | | | 16-Bit Timer/Event Counter | 8-Bit Timer/Event Counter | Watch Timer | Watchdog Timer | |----|-------------------------|----------------------------|---------------------------|-------------|----------------| | 0 | peration mode | | | | | | | Interval timer | 1 channel | 2 channels | 1 channel | 1 channel | | | External event counter | 1 channel | 2 channels | | | | Fı | unction | | | | | | | Timer output | 1 output | 2 outputs | | | | | PWM output | 1 output | | | | | | Pulse width measurement | 2 input | | | | | | Square wave output | 1 output | 2 outputs | | | | | One-shot pulse output | 1 output | | | | | | Interrupt request | 2 | 2 | 1 | 1 | | | Test input | | | 1 input | | Figure 5-2. 16-Bit Timer/Event Counter Block Diagram Figure 5-3. 8-Bit Timer/Event Counter Block Diagram Figure 5-4. Watch Timer Block Diagram Figure 5-5. Watchdog Timer Block Diagram #### 5.4 Clock Output Control Circuit Clock with the following frequencies can be output as clock output. - 19.5 kHz/39.1 kHz/78.1 kHz/156 kHz/313 kHz/625 kHz/1.25 MHz/2.5 MHz/5.0 MHz (main system clock: at 5.0-MHz operation) - 32.768 kHz (subsystem clock: at 32.768-kHz operation) Figure 5-6. Clock Output Control Block Diagram #### 5.5 Buzzer Output Control Circuit Clock with the following frequencies can be output as buzzer output. • 1.2 kHz/2.4 kHz/4.9 kHz/9.8 kHz (main system clock: at 5.0-MHz operation) Figure 5-7. Buzzer Output Control Circuit Block Diagram #### 5.6 A/D Converter An A/D converter of 8-bit resolution × 8 channels is incorporated. The following two types of A/D conversion operation start-up methods are available. - Hardware start - Software start Figure 5-8. A/D Converter Block Diagram #### 5.7 D/A Converter A D/A converter of 8-bit resolution $\times$ 2 channels is available. The conversion method is the R-2R resistor ladder method. Figure 5-9. D/A Converter Block Diagram n = 0, 1 m = 4, 5 x = 1, 2 #### 5.8 Serial Interfaces 3 channels of the clocked serial interface are incorporated. - Serial interface channel 0 - Serial interface channel 1 - Serial interface channel 2 Table 5-3. Types and Functions of Serial Interface | | 1 | ı | I | | | |-----------------------------------|------------------------------|------------------------------|------------------------------|--|--| | Function | Serial Interface Channel 0 | Serial Interface Channel 1 | Serial Interface Channel 2 | | | | 3-wire serial I/O mode | ○ (MSB/LSB first switchable) | ○ (MSB/LSB first switchable) | ○ (MSB/LSB first switchable) | | | | 3-wire serial I/O mode with auto- | _ | ○ (MSB/LSB first switchable) | _ | | | | matic transmission/reception | | | | | | | function | | | | | | | 2-wire serial I/O mode | ○ (MSB first) | _ | _ | | | | I <sup>2</sup> C bus mode | O (MSB first) | _ | _ | | | | Asynchronous serial interface | | _ | O (Dedicated baud rate | | | | (UART) mode | _ | | generator incorporated) | | | Figure 5-10. Serial Interface Channel 0 Block Diagram Figure 5-11. Serial Interface Channel 1 Block Diagram Figure 5-12. Serial Interface Channel 2 Block Diagram # 5.9 Real-Time Output Port Functions Data set previously in the real-time output buffer register is transferred to the output latch by hardware concurrently with timer interrupt request and external interrupt request generation in order to output to off-chip. This is a real-time output function. Pins to output to off-chip are called real-time output ports. By using a real-time output port, a signal which has no jitter can be output. This is most applicable to control of stepping motors, etc. Figure 5-13. Real-Time Output Port Block Diagram # 6. INTERRUPT FUNCTIONS AND TEST FUNCTIONS #### 6.1 Interrupt Functions There are 22 interrupt functions of 3 different kinds, as shown below. Non-maskable : 1Maskable : 20Software : 1 Table 6-1. Interrupt Source List (1/2) | Interrupt Type | Note 1<br>Default | | Interrupt Source | Internal/ | Vector Table | Basic<br>Configuration | |----------------|-------------------|--------------|-------------------------------------------------------------|-----------|--------------|------------------------| | пистири турс | Priority | Name Trigger | | External | Address | Type Note 2 | | Non-maskable | | INTWDT | Watchdog timer overflow (watchdog timer mode 1 selected) | Internal | 0004H | (A) | | Maskable | 0 | INTWDT | Watchdog timer overflow (interval timer mode selected) | | | (B) | | | 1 | INTP0 | Pin input edge detection | External | 0006H | (C) | | | 2 | INTP1 | | | 0008H | (D) | | | 3 | INTP2 | | | 000AH | | | | 4 | INTP3 | | | 000CH | | | | 5 | INTP4 | | | 000EH | | | | 6 | INTP5 | | | 0010H | | | | 7 | INTP6 | | | 0012H | | | | 8 | INTCSI0 | End of serial interface channel 0 transfer | Internal | 0014H | (B) | | | 9 | INTCSI1 | End of serial interface channel 1 transfer | | 0016H | | | | 10 | INTSER | Generation of serial interface channel 2 UART receive error | | 0018H | | | | 11 | INTSR | End of serial interface channel 2 UART reception | | 001AH | | | | | INTCSI2 | End of serial interface channel 2 3-wire transfer | | | | | | 12 | INTST | End of serial interface channel 2 UART transmission | | 001CH | | **Notes 1.** The default priority is a priority order when two or more maskable interrupt requests are generated simultaneously. 0 is the highest order and 18, the lowest. 2. Basic configuration types (A) to (E) correspond to (A) to (E) in Figure 6-1, respectively. # Table 6-1. Interrupt Source List (2/2) | Interrupt Type | Note 1<br>Default | | Interrupt Source | Internal/ | Vector Table | Basic<br>Configuration | | |----------------|-------------------|--------------|-----------------------------------------------------------------------------------------|-----------|--------------|------------------------|--| | тистирі турс | Priority | Name Trigger | | External | Address | Type Note 2 | | | Maskable | 13 | INTTM3 | Reference time interval signal from watch timer | Internal | 001EH | (B) | | | | 14 | INTTM00 | Generation of match signal of 16-bit timer register and capture/compare register (CR00) | | 0020H | | | | | 15 | INTTM01 | Generation of match signal of 16-bit timer register and capture/compare register (CR01) | | 0022H | | | | | 16 | INTTM1 | Generation of match signal of 8-bit timer/event counter 1 | | 0024H | | | | | 17 | INTTM2 | Generation of match signal of 8-bit timer/<br>event counter 2 | | 0026H | | | | | 18 | INTAD | End of conversion by A/D converter | | 0028H | | | | Software | _ | BRK | BRK instruction execution | _ | 003EH | (E) | | - **Notes 1.** The default priority is a priority order when two or more maskable interrupt requests are generated simultaneously. 0 is the highest order and 18, the lowest. - 2. Basic configuration types (A) to (E) correspond to (A) to (E) in Figure 6-1, respectively. Figure 6-1. Interrupt Function Basic Configuration (1/2) # (A) Internal non-maskable interrupt # (B) Internal maskable interrupt #### (C) External maskable interrupt (INTP0) Figure 6-1. Interrupt Function Basic Configuration (2/2) #### (D) External maskable interrupt (except INTP0) #### (E) Software interrupt IF : Interrupt request flagIE : Interrupt enable flagISP : In-service priority flagMK : Interrupt mask flag PR: Priority specification flag #### 6.2 Test Functions There are two test functions as shown in Table 6-2. Table 6-2. Test Input Source List | Name | Name Trigger | | | | | |--------|-------------------------------|----------|--|--|--| | INTWT | Watch timer overflow | Internal | | | | | INTPT4 | Port 4 falling edge detection | External | | | | Figure 6-2. Test Function Basic Configuration IF : Test input flagMK : Test mask flag #### 7. EXTERNAL DEVICE EXPANSION FUNCTIONS The external device expansion functions connect external devices to areas other than the internal ROM, RAM and SFR. Ports 4 to 6 are used for external device connection. #### 8. STANDBY FUNCTION There are the following two standby functions to reduce the system power consumption. • HALT mode : The CPU operating clock is stopped. The average consumption current can be reduced by intermittent operation in combination with the normal operating mode. STOP mode : The main system clock oscillation is stopped. The whole operation by the main system clock is stopped, so that the system operates with ultra-low power consumption using only the subsystem clock. Figure 8-1. Stand-by Function **Note** The power consumption can be reduced by stopping the main system clock. When the CPU is operating on the subsystem clock, set bit 7 (MCC) in the processor clock control register (PCC) to stop the main system clock. The STOP instruction cannot be used. Caution When the main system clock is stopped and the system is operated by the subsystem clock, the subsystem clock should be switched again to the main system clock after the oscillation stabilization time is secured by the program. Remark CSS: bit 4 in the PCC #### 9. RESET FUNCTION There are the following two reset methods. - External reset input by RESET pin - Internal reset by watchdog time runaway time detection # 10. INSTRUCTION SET # (1) 8-bit instructions MOV, XCH, ADD ADDC, SUB, SUBC, AND, OR, XOR, CMP, MULU, DIVUW, INC, DEC, ROR, ROL, RORC, ROLC, ROR4, ROL4, PUSH, POP, DBNZ | 0 | | | | | | | | | 1 | I | 1 | | | |-------------------|------------|------------|-------------------|-----|-------|-----------|-----|------|------|-------------|----------|--------------|------------| | Second<br>Operand | | | | | | | | | | [HL + Byte] | | | | | First | #byte | Α | r <sup>Note</sup> | sfr | saddr | !addr16 | PSW | [DE] | [HL] | [HL + B] | \$addr16 | 1 | None | | Operand | | | | | | | | | | [HL + C] | | | | | Α | ADD | | MOV | ROR | | | | ADDC | | хсн | XCH | XCH | XCH | | хсн | хсн | хсн | | ROL | | | | SUB | | ADD | | ADD | ADD | | | ADD | ADD | | | | | | SUBC | | ADDC | | ADDC | ADDC | | | ADDC | ADDC | | RORC<br>ROLC | | | | AND | | SUB | | SUB | SUB | | | SUB | SUB | | ROLO | | | | OR | | SUBC | | SUBC | SUBC | | | SUBC | SUBC | | | | | | XOR | | AND | | AND | AND | | | AND | AND | | | | | | CMP | | OR | | OR | OR | | | OR | OR | | | | | | ···· | | XOR | | XOR | XOR | | | XOR | XOR | | | | | | | | CMP | | CMP | CMP | | | CMP | CMP | | | | | _ | MOV | MOV | | | | · · · · · | | | | 0 | | | INIO | | r | MOV | MOV<br>ADD | | | | | | | | | | | INC<br>DEC | | | | | | | | | | | | | | | DEC | | | | ADDC | | | | | | | | | | | | | | | SUB | | | | | | | | | | | | | | | SUBC | | | | | | | | | | | | | | | AND | | | | | | | | | | | | | | | OR | | | | | | | | | | | | | | | XOR | | | | | | | | | | | | | | | CMP | | | | | | | | | | | | | B, C | | | | | | | | | | | DBNZ | | | | sfr | MOV | MOV | | | | | | | | | | | | | saddr | MOV<br>ADD | MOV | | | | | | | | | DBNZ | | INC<br>DEC | | | ADDC | | | | | | | | | | | | | | | SUB | | | | | | | | | | | | | | | SUBC | | | | | | | | | | | | | | | AND | | | | | | | | | | | | | | | OR | | | | | | | | | | | | | | | XOR | | | | | | | | | | | | | | | CMP | | | | | | | | | | | | | | !addr16 | | MOV | | | | | | | | | | | | | PSW | MOV | MOV | | | | | | | | | | | PUSH | | | - | | | | | | | | | | | | POP | | [DE] | | MOV | | | | | | | | | | | | | [HL] | | MOV | | | | | | | | | | | ROR4 | | | | | | | | | | | | | | | ROL4 | | [HL + Byte] | | MOV | | | | | | | | | | | | | [HL + B] | | | | | | | | | | | | | | | [HL + C] | | | | | | | | | | | | | | | Х | | | | | | | | | | | | | MULU | | С | | | | | | | | | | | | | DIVUW | Note Except r = A # (2) 16-bit instructions MOVW, XCHW, ADDW, SUBW, CMPW, PUSH, POP, INCW, DECW | Second Operand First Operand | #word | AX | rp <sup>Note</sup> | sfrp | saddrp | !addr16 | SP | None | |------------------------------|----------------------|-----------|--------------------|------|--------|---------|------|-------------------------| | AX | ADDW<br>SUBW<br>CMPW | | MOVW<br>XCHW | MOVW | MOVW | MOVW | MOVW | | | rp | MOVW | MOVW Note | | | | | | INCW, DECW<br>PUSH, POP | | sfrp | MOVW | MOVW | | | | | | | | saddrp | MOVW | MOVW | | | | | | | | !addr16 | | MOVW | | | | | | | | SP | MOVW | MOVW | | | | | | | Note Only when rp = BC, DE or HL #### (3) Bit manipulation instructions MOV1, AND1, OR1, XOR1, SET1, CLR1, NOT1, BT, BF, BTCLR | Second Operand First Operand | A.bit | sfr.bit | saddr.bit | PSW.bit | [HL].bit | CY | \$addr16 | None | |------------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------|-------------------|----------------------| | A.bit | | | | | | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1 | | sfr.bit | | | | | | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1 | | saddr.bit | | | | | | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1 | | PSW.bit | | | | | | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1 | | [HL].bit | | | | | | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1 | | CY | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 | | | SET1<br>CLR1<br>NOT1 | #### (4) Call instruction/branch instructions CALL, CALLF, CALLT, BR, BC, BNC, BZ, BNZ, BT, BF, BTCLR, DBNZ | Second Operand<br>First Operand | AX | !addr16 | !addr11 | [addr5] | \$addr16 | |---------------------------------|----|------------|---------|---------|-------------------------| | Basic instruction | BR | CALL<br>BR | CALLF | CALLT | BR, BC, BNC<br>BZ, BNZ | | Compound instruction | | | | | BT, BF<br>BTCLR<br>DBNZ | # (5) Other instructions ADJBA, ADJBS, BRK, RET, RETI, RETB, SEL, NOP, EI, DI, HALT, STOP #### 11. ELECTRICAL SPECIFICATIONS **Absolute Maximum Ratings** $(T_A = 25^{\circ}C)$ | Parameter | Symbol | | Test Conditions | | Rating | Unit | |--------------------------------------|--------------------|---------------------------------------------------------------|-------------------------------|------------------|-------------------------------|----------| | Supply voltage | V <sub>DD</sub> | | | | -0.3 to + 7.0 | V | | | AV <sub>DD</sub> | | | | -0.3 to V <sub>DD</sub> + 0.3 | V | | | AV <sub>REF0</sub> | | | | -0.3 to V <sub>DD</sub> + 0.3 | V | | | AV <sub>REF1</sub> | | | | -0.3 to V <sub>DD</sub> + 0.3 | V | | | AVss | | | | -0.3 to + 0.3 | V | | Input voltage | Vıı | P00 to P07, P1 | 0 to P17,P20 to P27, P30 to | P37, P40 to P47, | -0.3 to V <sub>DD</sub> + 0.3 | V | | | | , | 4 to P67, P70 to P72, P120 to | | | | | V <sub>12</sub> | | P131, X1, X2 | N-ch Open-drain | -0.3 to +16 | V | | | Output voltage | Vo | F00 t0 F03 | N on Open drain | | -0.3 to V <sub>DD</sub> + 0.3 | | | Output voltage Analog input voltage | VAN | P10 to P17 | Analog input pin | | AVss -0.3 to AVREF0 + 0.3 | V | | High level output | | 1 pin | Analog Input pin | | | • | | current | Іон | P01 to P06, P30-P37, P56, P57, P60 to P67, P120 to P127 total | | | -10<br>45 | mA | | | | - | 220 to P27, P40 to P47, I | | −15<br>−15 | mA<br>mA | | | | · · | P130, P131 total | 00 10 1 00, | 10 | 1117 ( | | Low level output | <sub>OL</sub> Note | 1 pin Peak value | | Peak value | 30 | mA | | current | | | | Effective value | 15 | mA | | | | P50 to P55 to | tal | Peak value | 100 | mA | | | | | | Effective value | 70 | mA | | | | P56, P57, P6 | 0 to P63 total | Peak value | 100 | mA | | | | | | Effective value | 70 | mA | | | | P10 to P17, F | P20 to P27, P40 to P47, | Peak value | 50 | mA | | | | P70 to P72, F | P130, P131 total | Effective value | 20 | mA | | | | P01 to P06, F | 230 to P37, P64 to P67, | Peak value | 50 | mA | | | | P120 to P127 | ' total | Effective value | 20 | mA | | Operating ambient temperature | Та | | | | -40 to +85 | °C | | Storage temperature | Tstg | | | | -65 to +150 | °C | **Note** The effective value should be calculated as follows: [Effective value] = [Peak value] $\times \sqrt{\text{duty}}$ Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark Unless specified otherwise, alternate-function pin characteristics are the same as port pin characteristics. #### Main System Clock Oscillation Circuit Characteristics (T<sub>A</sub> = -40 to 85°C, V<sub>DD</sub> = 2.7 to 6.0 V) | Resonator | Recommended<br>Circuit | Parameter | Test Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|------------------------|------------------------------------------|-------------------------------------------------------------|------|------|------|------| | Ceramic resonator | | Oscillator<br>frequency (fx) Note 1 | V <sub>DD</sub> = Oscillator<br>voltage range | 1.0 | | 5.0 | MHz | | | | Oscillation<br>stabilization time Note 2 | After V <sub>DD</sub> reaches oscillator voltage range MIN. | | | 4 | ms | | Crystal resonator | r X2 X1 IC | Oscillator<br>frequency (fx) Note 1 | | 1.0 | | 5.0 | MHz | | | +C2 +C1 | Oscillation stabilization time Note 2 | V <sub>DD</sub> = 4.5 to 6.0 V | | | 10 | ms | | | | | | | | 30 | 1115 | | External clock | X2 X1 | X1 input<br>frequency (fx) Note 1 | | 1.0 | | 5.0 | MHz | | | μPD74HCU04 | X1 input high/low level width (txH, txL) | | 85 | | 500 | ns | - Notes 1. Indicates only oscillation circuit characteristics. Refer to "AC Characteristics" for instruction execution time. - 2. Time required to stabilize oscillation after reset or STOP mode release. - Cautions 1. When using the main system clock oscillator, wiring in the area enclosed with the broken line in the above figures should be carried out as follows to avoid an adverse effect from wiring capacitance. - Wiring should be as short as possible. - · Wiring should not cross other signal lines. - Wiring should not be placed close to a varying high current. - The potential of the oscillator capacitor ground should be the same as Vss. - Do not ground wiring to a ground pattern in which a high current flows. - Do not fetch a signal from the oscillator. - When the main system clock is stopped and the system is operated by the subsystem clock, the subsystem clock should be switched again to the main system clock after the oscillation stabilization time is secured by the program. #### Subsystem Clock Oscillation Circuit Characteristics (TA = -40 to +85°C, VDD = 2.7 to 6.0 V) | Resonator | Recommended Circuit | Parameter | Test Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|---------------------|----------------------------------------------|--------------------------------|------|--------|------|------| | Crystal resonator | IC XT2 XT1 | Oscillator<br>frequency (fxt) Note 1 | | 32 | 32.768 | 35 | kHz | | | C4 = C3 = 1 | Oscillation | V <sub>DD</sub> = 4.5 to 6.0 V | | 1.2 | 2 | s | | | | stabilization time Note 2 | | | | 10 | | | External clock | XT2 XT1 | XT1 input<br>frequency (fxt) Note 1 | | 32 | | 100 | kHz | | | | XT1 input high-/low-level width (txth, txtl) | | 5 | | 15 | μs | - **Notes 1.** Indicates only oscillation circuit characteristics. Refer to "AC Characteristics" for instruction execution time. - 2. Time required to stabilize oscillation after VDD reaches oscillator voltage MIN. - Cautions 1. When using the subsystem clock oscillator, wiring in the area enclosed with the broken line in the above figures should be carried out as follows to avoid an adverse effect from wiring capacitance. - · Wiring should be as short as possible. - · Wiring should not cross other signal lines. - · Wiring should not be placed close to a varying high current. - The potential of the oscillator capacitor ground should be the same as Vss. - Do not ground wiring to a ground pattern in which a high current flows. - · Do not fetch a signal from the oscillator. - 2. The subsystem clock oscillator is a low-amplitude circuit in order to achieve a low consumption current, and is more prone to malfunction due to noise than the main system clock oscillator. Particular care is therefore required with the wiring method when the subsystem clock is used. ## Capacitance (TA = 25°C, VDD = Vss = 0 V) | Parameter | Symbol | Те | Test Conditions | | | MAX. | Unit | |--------------------|--------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|----|------|------| | Input capacitance | Cin | f = 1 MHz<br>Measured pins returned t | | | 15 | pF | | | I/O<br>capacitance | Сю | f = 1 MHz<br>Measured pins returned<br>to 0 V. | P01 to P06, P10 to P17,<br>P20 to P27, P30 to P37,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P72,<br>P120 to P127, P130, P131 | | | 15 | pF | | | | | P60 to P63 | | | 20 | pF | **Remark** The characteristics of the alternate-function pins are the same as those of the port pins unless otherwise specified. # DC Characteristics (T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = 2.7 to 6.0 V) | Parameter | Symbol | Test Condition | ons | MIN. | TYP. | MAX. | Unit | |--------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|------|---------------------|------| | Input voltage,<br>high | V <sub>IH1</sub> | P10 to P17, P21, P23, P30 to P32, P50 to P57, P64 to P67, P71, P1 | • | 0.7 Vdd | | V <sub>DD</sub> | V | | | V <sub>IH2</sub> | P00 to P06, P20, P22, P24 to P2<br>RESET | 27, P33, P34, P70, P72, | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | V | | | VIH3 | P60 to P63 (N-ch Open-drain) | | 0.7 V <sub>DD</sub> | | 15 | V | | | V <sub>IH4</sub> | X1, X2 | | V <sub>DD</sub> -0.5 | | V <sub>DD</sub> | V | | | V <sub>IH5</sub> | XT1/P07, XT2 | V <sub>DD</sub> = 4.5 to 6.0 V | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | V | | | | | | 0.9 V <sub>DD</sub> | | V <sub>DD</sub> | V | | Input voltage, | VIL1 | P10 to P17, P21, P23, P30 to P32, P50 to P57, P64 to P67, P71, P1 | | 0 | | 0.3 V <sub>DD</sub> | V | | | V <sub>IL2</sub> | P00 to P06, P20, P22, P24 to P2<br>RESET | 00 to P06, P20, P22, P24 to P27, P33, P34, P70, P72, | | | 0.2 V <sub>DD</sub> | V | | | VIL3 | P60 to P63 | V <sub>DD</sub> = 4.5 to 6.0 V | 0 | | 0.3 V <sub>DD</sub> | V | | | | | | 0 | | 0.2 V <sub>DD</sub> | V | | | VIL4 | X1, X2 | | 0 | | 0.4 | V | | | V <sub>IL5</sub> | XT1/P07, XT2 | V <sub>DD</sub> = 4.5 to 6.0 V | 0 | | 0.2 V <sub>DD</sub> | V | | | | | | 0 | | 0.1 V <sub>DD</sub> | V | | Output voltage, | Vон | V <sub>DD</sub> = 4.5 to 6.0 V, I <sub>OH</sub> = -1mA | | V <sub>DD</sub> -1.0 | | | V | | high | | Іон = -100 μΑ | | V <sub>DD</sub> -0.5 | | | V | | Output voltage, low | Vol1 | P50 to P57, P60 to P63 | V <sub>DD</sub> = 4.5 to 6.0 V,<br>I <sub>OL</sub> = 15 mA | | 0.4 | 2.0 | V | | | | P01 to P06, P10 to P17, P20 to P27,<br>P30 to P37, P40 to P47, P64 to P67,<br>P70 to P72, P120 to P127,<br>P130, P131 | V <sub>DD</sub> = 4.5 to 6.0 V,<br>I <sub>OL</sub> = 1.6 mA | | | 0.4 | V | | | Vol2 | SB0, SB1, SCK0 | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V},$ N-ch open-drain at pull-up time(R = 1 k $\Omega$ ) | | | 0.2 V <sub>DD</sub> | V | | | Vol3 | IoL = 400 μA | | | | 0.5 | V | | Input leakage<br>current, high | Ілн1 | Vin = Vdd | P00 to P06, P10 to P17, P20 to P27, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P72, P120 to P127, P130, P131 RESET | | | 3 | μΑ | | | I <sub>LIH2</sub> | 1 | X1, X2, XT1/P07, XT2 | | | 20 | μΑ | | | Ішнз | Vin = 15 V | P60 to P63 | | | 80 | μΑ | **Remark** The characteristics of alternate-function pins and a port pin are the same unless specified otherwise. # DC Characteristics (TA = -40 to +85°C, VDD = 2.7 to 6.0 V) | Parameter | Symbol | Test | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|----------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|---------|------| | Input leakage<br>current, low | ILIL1 | V <sub>IN</sub> = 0 V | P00 to P06, P10 to P17, P20 to P27, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P72, P120 to P127, P130, P131, RESET | | | -3 | μΑ | | | ILIL2 | | X1, X2, XT1/P07, XT2 | | | -20 | μΑ | | | ILIL3 | | P60 to P63 | | | _3 Note | μΑ | | Output leakage current, high | Ісон | Vout = Vdd | | | | 3 | μΑ | | Output leakage current, low | ILOL | Vout = 0 V | | | | -3 | μΑ | | Mask option pull-up resistor | R <sub>1</sub> | V <sub>IN</sub> = 0 V, P60 to P63 | | 20 | 40 | 90 | kΩ | | Software pull-<br>up resistor | R <sub>2</sub> | V <sub>IN</sub> = 0 V, P01 to P06, P10 to P17, P20 to P27, P30 to P37, | V <sub>DD</sub> = 4.5 V to 6.0 V | 15 | 40 | 90 | kΩ | | , | | P40 to P47, P50 to P57, P64<br>to P67, P70 to P72, P120 to<br>P127, P130, P131 | | 20 | | 500 | kΩ | Note When the pull-up resistor is not included in P60 to P63 (specified by a mask option), a $-200~\mu$ A (MAX.) low-level input leakage current flows only at the 1.5 clock interval (no wait) when the read instruction to port 6 (PM6) and port mode register (PM6) is executed. At times other than this 1.5 interval, a $-3~\mu$ A (MAX.) curent flows. Remark The characteristics of alternate-function pins and port pins are the same unless specified otherwise. ## DC Characteristics (T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = 2.7 to 6.0 V) | Parameter | Symbol | Test Condit | ions | MIN. | TYP. | MAX. | Unit | |----------------------------------|------------------------------------------|--------------------------------------------|--------------------------------------------------|------|------|------|------| | Power supply IDD1 current Note 1 | | 5.0-MHz crystal oscillation operating mode | $V_{DD}$ = 5.0 V $\pm$ 10% Note 5 | | 4 | 12 | mA | | current | | (fxx = 2.5 MHz) Note 2 | $V_{DD}$ = 3.0 $V \pm 10\%$ Note 6 | | 0.6 | 1.8 | mA | | | | 5.0-MHz crystal oscillation | $V_{DD} = 5.0 \text{ V} \pm 10\% \text{ Note 5}$ | | 6.5 | 19.5 | mA | | | operating mode<br>(fxx = 5.0 MHz) Note 3 | $V_{DD} = 3.0 \text{ V} \pm 10\%$ Note 6 | | 0.8 | 2.4 | mA | | | | I <sub>DD2</sub> | 5.0-MHz crystal oscillation<br>HALT mode | $V_{DD} = 5.0 \text{ V} \pm 10\%$ | | 1.4 | 4.2 | mA | | | | (fxx = 2.5 MHz) Note 2 | $V_{DD} = 3.0 \text{ V} \pm 10\%$ | | 0.5 | 1.5 | mA | | | | 5.0-MHz crystal oscillation | V <sub>DD</sub> = 5.0 V ± 10% | | 1.6 | 4.8 | mA | | | | HALT mode<br>(fxx = 5.0 MHz) Note 3 | $V_{DD} = 3.0 \text{ V} \pm 10\%$ | | 0.65 | 1.95 | mA | | | I <sub>DD3</sub> | 32.768-kHz crystal oscillation | $V_{DD} = 5.0 \text{ V} \pm 10\%$ | | 60 | 120 | μΑ | | | | operating mode Note 4 | $V_{DD} = 3.0 \text{ V} \pm 10\%$ | | 32 | 64 | μΑ | | | I <sub>DD4</sub> | 32.768-kHz crystal oscillation | $V_{DD} = 5.0 \text{ V} \pm 10\%$ | | 25 | 55 | μΑ | | | | HALT mode Note 4 | $V_{DD} = 3.0 V \pm 10\%$ | | 5 | 15 | μΑ | | | I <sub>DD5</sub> | XT1 = V <sub>DD</sub> STOP mode | $V_{DD} = 5.0 \text{ V} \pm 10\%$ | | 1 | 30 | μΑ | | | | When feedback resistor is used | $V_{DD} = 3.0 \text{ V} \pm 10\%$ | | 0.5 | 10 | μΑ | | | I <sub>DD6</sub> | XT1 = V <sub>DD</sub> STOP mode | $V_{DD} = 5.0 \text{ V} \pm 10\%$ | | 0.1 | 30 | μΑ | | | | When feedback resistor is not used | $V_{DD}$ = 3.0 $V \pm 10\%$ | | 0.05 | 10 | μΑ | - **Notes 1.** Flows through the V<sub>DD</sub> and AV<sub>DD</sub> pins. Does not include the current which flows through the A/D converter, D/A converter, and on-chip pull-up resistor. - 2. $f_{xx} = f_x/2$ operation (when oscillation mode selection register (OSMS) is set to 00H) - **3.** fxx = fx operation (when the OSMS is set to 01H) - 4. When the main system clock is stopped - 5. High-speed mode operation (when a processor clock control register (PCC) is set to 00H) - 6. Low-speed mode operation (when the PCC is set to 04H) #### **Remarks** 1. fxx: Main system clock frequency (fx or fx/2) 2. fx: Main system clock oscillator frequency #### **AC CHARACTERISTICS** ## (1) Basic Operation ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ , $V_{DD} = 2.7 \text{ to } 6.0 \text{ V}$ ) | Parameter | Symbol | | Test Conditio | ns | MIN. | TYP. | MAX. | Unit | |--------------------------------------|------------------|------------------------------------------|--------------------------------------------------|--------------------------------|--------------------------------|------|------|------| | Cycle time | Tcy | Operating on main | fxx = fx/2 Note 1 | ı | 0.8 | | 64 | μs | | (Min. instruction | | system clock | fxx = fx Note 2 | V <sub>DD</sub> = 4.5 to 6.0 V | 0.4 | | 32 | μs | | execution time) | | | | | 0.8 | | 32 | μs | | | | Operating on subsy | Operating on subsystem clock VDD = 4.5 to 6.0 V | | 40 | 122 | 125 | μs | | TI00 input high-/ | ttihoo, ttiloo | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | 'DD = 4.5 to 6.0 V | | | | | μs | | low-level width | | | | | | | | μs | | TI01 input high-/<br>low-level width | tTIH01, tTIL01 | | | | | | | μs | | TI1, TI2 input | f <sub>Tl1</sub> | V <sub>DD</sub> = 4.5 to 6.0 V | | | 0 | | 4 | MHz | | frequency | | | | | 0 | | 275 | kHz | | TI1, TI2 input | ttiH1, ttiL1 | V <sub>DD</sub> = 4.5 to 6.0 V | | | 100 | | | ns | | high-/low-level<br>width | | | | | 1.8 | | | μs | | Interrupt request | tinth, tintl | INTP0 | | V <sub>DD</sub> = 4.5 to 6.0 V | 2/f <sub>sam</sub> +0.1 Note 3 | | | μs | | input high-/low | | | | | 2/f <sub>sam</sub> +0.2Note 3 | | | μs | | -level width | | INTP1 to INTP6, KR0 to KR7 | | 10 | | | μs | | | RESET low-level width | trsL | | | | 10 | | | μs | Notes 1. When oscillation mode selection register is set to 00H - 2. When oscillation mode selection register is set to 01H - 3. In combination with bits 0 (SCS0) and 1 (SCS1) of sampling clock select register (SCS), selection of fsam is possible between fxx/2 $^N$ , fxx/32, fxx/64 and fxx/128 (when N= 0 to 4). - Remarks 1. fxx: Main system clock frequency (fx or fx/2) - 2. fx: Main system clock oscillation frequency Tcy vs $V_{DD}$ (at $f_{XX} = f_X/2$ main system clock operation) Tcy vs $V_{DD}$ (at $f_{XX} = f_X$ main system clock operation) ## (2) Read/Write Operation # (a) When MCS = 1, PCC2 to PCC0 = 000B ( $T_A = -40 \text{ to } + 85^{\circ}\text{C}$ , $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ ) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |--------------------------------------------------------------------------------------------------------------|----------------|-----------------|------------------|------------------|------| | ASTB high-level width | tasth | | 0.85tcy - 50 | | ns | | Address setup time | tads | | 0.85tcy - 50 | | ns | | Address hold time | tadh | | 50 | | ns | | Data input time from address | tADD1 | | | (2.85+2n)tcy-80 | ns | | | tADD2 | | | (4+2n)tcy-100 | ns | | Data input time from $\overline{\text{RD}} \downarrow$ | <b>t</b> RDD1 | | | (2+2n)tcy-100 | ns | | | <b>t</b> RDD2 | | | (2.85+2n)tcy-100 | ns | | Read data hold time | <b>t</b> RDH | | 0 | | ns | | RD low-level width | <b>t</b> RDL1 | | (2+2n)tcy-60 | | ns | | | tRDL2 | | (2.85+2n)tcy-60 | | ns | | $\overline{\text{WAIT}} \downarrow \text{input time from } \overline{\text{RD}} \downarrow$ | <b>t</b> RDWT1 | | | 0.85tcy-50 | ns | | | <b>t</b> RDWT2 | | | 2tcy-60 | ns | | $\overline{\mathrm{WAIT}} \!\!\downarrow \mathrm{input\ time\ from\ } \overline{\mathrm{WR}} \!\!\downarrow$ | twrwt | | | 2tcy-60 | ns | | WAIT low-level width | tw⊤∟ | | (1.15+2n)tcy | (2+2n)tcy | ns | | Write data setup time | twos | | (2.85+2n)tcy-100 | | ns | | Write data hold time | twoн | | 20 | | ns | | WR low-level width | twrL | | (2.85+2n)tcy-60 | | ns | | $\overline{\text{RD}} \downarrow$ delay time from ASTB $\downarrow$ | <b>t</b> astrd | | 25 | | ns | | $\overline{\mathrm{WR}} \!\!\downarrow \mathrm{delay}$ time from ASTB $\!\!\downarrow$ | tastwr | | 0.85tcy + 20 | | ns | | ASTB↑ delay time from RD↑ in external fetch | trdast | | 0.85tcy - 10 | 1.15tcy + 20 | ns | | Address hold time from RD↑ in external fetch | trdadh | | 0.85tcy - 50 | 1.15tcy + 50 | ns | | Write data output time from RD↑ | <b>t</b> RDWD | | 40 | | ns | | Write data output time from $\overline{\mathrm{WR}} \!\downarrow$ | <b>t</b> RDWD | | 0 | 50 | ns | | Address hold time from WR↑ | twradh | | 0.85tcy | 1.15tcy + 40 | ns | | $\overline{RD}\!\!\uparrow delay$ time from $\overline{WAIT}\!\!\uparrow$ | twrd | | 1.15tcy + 40 | 3.15tcy + 40 | ns | | WR↑ delay time from WAIT↑ | twrwr | | 1.15tcy + 30 | 3.15tcy+ 30 | ns | - Remarks 1. MCS: Oscillation mode selection register (OSMS) bit 0 - 2. PCC2 to PCC0: Processor clock control register (PCC) bit 2 to bit 0 - 3. tcy = Tcy/4 - 4. n indicates the number of waits. # (b) Except when MCS = 1, PCC2 to PCC0 = 000B ( $T_A = -40 \text{ to} + 85^{\circ}\text{C}$ , $V_{DD} = 2.7 \text{ to} 6.0 \text{ V}$ ) | Parameter | Symbol | Test Conditions | MIN. | MAX. | Unit | |--------------------------------------------------------------------------------------------------------------|----------------|-----------------|----------------|----------------|------| | ASTB high-level width | tasth | | tcy - 80 | | ns | | Address setup time | tads | | tcy - 80 | | ns | | Address hold time | tadh | | 0.4tcy - 10 | | ns | | Data input time from address | tADD1 | | | (3+2n)tcy-160 | ns | | | tADD2 | | | (4+2n)tcy-200 | ns | | Data input time from RD↓ | tRDD1 | | | (1.4+2n)tcy-70 | ns | | | tRDD2 | | | (2.4+2n)tcy-70 | ns | | Read data hold time | trdh | | 0 | | ns | | RD low-level width | trdL1 | | (1.4+2n)tcy-20 | | ns | | | tRDL2 | | (2.4+2n)tcy-20 | | ns | | WAIT↓ input time from RD↓ | <b>t</b> RDWT1 | | | tcy-100 | ns | | | trdwt2 | | | 2tcy-100 | ns | | $\overline{\mathrm{WAIT}} \!\!\downarrow \mathrm{input\ time\ from\ } \overline{\mathrm{WR}} \!\!\downarrow$ | twrwt | | | 2tcy-100 | ns | | WAIT low-level width | twtl | | (1+2n)tcy | (2+2n)tcy | ns | | Write data setup time | twos | | (2.4+2n)tcy-60 | | ns | | Write data hold time | <b>t</b> wdH | | 20 | | ns | | WR low-level width | twrl | | (2.4+2n)tcy-20 | | ns | | $\overline{RD} \!\downarrow delay$ time from $ASTB \!\downarrow$ | tastrd | | 0.4tcy -30 | | ns | | WR↓ delay time from ASTB↓ | tastwr | | 1.4tcy -30 | | ns | | ASTB↑ delay time from RD↑ in external fetch | <b>t</b> rdast | | tcy -10 | tcy + 20 | ns | | Address hold time from RD↑ in external fetch | trdadh | | tcy - 50 | tcy + 50 | ns | | Write data output time from RD↑ | trowd | | 0.4tcy - 20 | | ns | | Write data output time from $\overline{\text{WR}} \downarrow$ | twrwd | | 0 | 60 | ns | | Address hold time from WR↑ | twradh | | tcy | tcy + 60 | ns | | RD↑ delay time from WAIT↑ | twtrd | | 0.6tcy + 180 | 2.6tcy + 180 | ns | | WR↑ delay time from WAIT↑ | <b>t</b> wtwr | | 0.6tcy + 120 | 2.6tcy+ 120 | ns | - Remarks 1. MCS: Oscillation mode selection register (OSMS) bit 0 - 2. PCC2 to PCC0: Processor clock control register (PCC) bit 2 to bit 0 - **3.** tcy = Tcy/4 - 4. n indicates the number of waits. ## (3) Serial Interface (TA = -40 to +85°C, V<sub>DD</sub> = 2.7 to 6.0 V) #### (a) Serial interface channel 0 ## (i) 3-wire serial I/O mode (SCK0... Internal clock output) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------|------------|--------------------------------|-------------|------|------|------| | SCK0 cycle time | tkcy1 | V <sub>DD</sub> = 4.5 to 6.0 V | 800 | | | ns | | | | | 1600 | | | ns | | SCK0 high-/low-level | tkH1, tkL1 | V <sub>DD</sub> = 4.5 to 6.0 V | tксү1/2-50 | | | ns | | width | | | tксү1/2-100 | | | ns | | SI0 setup time | tsıĸı | V <sub>DD</sub> = 4.5 to 6.0 V | 100 | | | ns | | (to SCK0↑) | | | 150 | | | ns | | SI0 hold time | tksıı | | 400 | | | ns | | (to SCK0↑) | | | | | | | | SO0 output delay | tKSO1 | C = 100 pF Note | | | 300 | ns | | time from SCK0↓ | | | | | | | **Note** C is the load capacitance of the $\overline{SCK0}$ and SO0 output lines. # (ii) 3-wire serial I/O mode (SCK0... External clock input) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|-------------------|---------------------------------------------------|------|------|------|------| | SCK0 cycle time | tkCY2 | V <sub>DD</sub> = 4.5 to 6.0 V | 800 | | | ns | | | | | 1600 | | | ns | | SCK0 high-/low-level | tkH2, tkL2 | V <sub>DD</sub> = 4.5 to 6.0 V | 400 | | | ns | | width | | | 800 | | | ns | | SI0 setup time (to SCK0↑) | tsik2 | | 100 | | | ns | | SI0 hold time<br>(to SCK0↑) | tksi2 | | 400 | | | ns | | SO0 output delay time from SCK0↓ | tkso2 | C = 100 pF Note | | | 300 | ns | | SCK0 rise, fall time | t <sub>R2</sub> , | When using external device expansion function | | | 160 | ns | | | | When not using external device expansion function | | | 1000 | ns | Note C is the load capacitance of the SO0 output line. # (iii) 2-wire serial I/O mode (SCK0... Internal clock output) | Parameter | Symbol | Test | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------|--------|-------------------|--------------------------------|-------------|------|------|------| | SCK0 cycle time | tксүз | $R = 1 k\Omega$ , | | 1600 | | | ns | | SCK0 high-level width | tкнз | C = 100 pF Note | | tксүз/2-160 | | | ns | | SCK0 low-level width | tкLз | | V <sub>DD</sub> = 4.5 to 6.0 V | tксүз/2-50 | | | ns | | | | | | tксүз/2-100 | | | ns | | SB0, SB1 setup time | tsıкз | | V <sub>DD</sub> = 4.5 to 6.0 V | 300 | | | ns | | (to SCK0↑) | | | | 350 | | | ns | | SB0, SB1 hold time (to SCK0↑) | tksi3 | | | 600 | | | ns | | (10 SCROT) | | | | | | | | | SB0, SB1 output delay time from SCK0↓ | tкsоз | | | 0 | | 300 | ns | **Note** R and C are the load resistance and load capacitance of the SCK0, SB0, and SB1 output lines. # (iv) 2-wire serial I/O mode (SCK0... External clock input) | Parameter | Symbol | Test Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------|--------------------------------------|-----------------------------------------------|--------------------------------|---------|------|------|------| | SCK0 cycle time | tkcy4 | | | 1600 | | | ns | | SCK0 high-level width | <b>t</b> кн4 | | | 650 | | | ns | | SCK0 low-level width | t <sub>KL4</sub> | | | 800 | | | ns | | SB0, SB1 setup time (to SCK0↑) | tsıĸ4 | | | 100 | | | ns | | SB0, SB1 hold time (to SCK0↑) | tksi4 | | | tkcy4/2 | | | ns | | SB0, SB1 output delay | tkso4 | $R = 1 k\Omega$ , | V <sub>DD</sub> = 4.5 to 6.0 V | 0 | | 300 | ns | | time from SCK0↓ | | C = 100 pF Note | | 0 | | 500 | ns | | SCK0 rise, fall time | t <sub>R4</sub> ,<br>t <sub>F4</sub> | When using external device expansion function | | | | 160 | ns | | | | When not using e | | | | 1000 | ns | Note R and C are the load resistance and load capacitance of the SB0 and SB1 output lines. # (v) I2C bus mode (SCL... Internal clock output) | Parameter | Symbol | Test | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------|---------------|-------------------|------------------------------------------|-----------|------|------|------| | SCL cycle time | tkcy5 | $R = 1 k\Omega$ , | V <sub>DD</sub> = 2.7 to 6.0 V | 10 | | | μs | | | | C = 100 pF Note | | 20 | | | μs | | SCL high-level width | tкн5 | | V <sub>DD</sub> = 2.7 to 6.0 V | tксү5—160 | | | ns | | | | | | tксү5—190 | | | ns | | SCL low-level width | <b>t</b> KL5 | | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | tксү5—50 | | | ns | | | | | | tксү5—100 | | | ns | | SDA0, SDA1 setup | <b>t</b> sıks | | V <sub>DD</sub> = 2.7 to 6.0 V | 200 | | | ns | | time (to SCL↑) | | | | 300 | | | ns | | SDA0, SDA1 | <b>t</b> KSI5 | | | 0 | | | ns | | hold time (to SCL↓) | | | | | | | | | SDA0, SDA1 output | tkso5 | | V <sub>DD</sub> = 4.5 to 6.0 V | 0 | | 300 | ns | | delay time from SCL↓ | | | | 0 | | 500 | ns | | $SCL^{\uparrow} \rightarrow SDA0, SDA1 \downarrow$ | <b>t</b> KSB | | | 200 | | | ns | | SCL↑ → SDA0, SDA1↑ | | | | | | | | | SDA0, SDA1 $\downarrow$ $\rightarrow$ SCL $\downarrow$ | tsвк | | | 400 | | | ns | | SDA0, SDA1 | tsвн | | | 500 | | | ns | | high-level width | | | | | | | | Note R and C are the load resistance and load capacitance of the SCL, SDA0, and SDA1 output lines. # (vi) I<sup>2</sup>C bus mode (SCL... External clock input) | Parameter | Symbol | Test | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------|-------------------|-----------------------------------------------|--------------------------------|------|------|------|------| | SCL cycle time | tkcy6 | | | 1000 | | | ns | | SCL high-/low-level | <b>t</b> кн6, | | | 400 | | | ns | | width | <b>t</b> KL6 | | | | | | | | SDA0, SDA1 setup | tsik6 | | | 200 | | | ns | | time (to SCL↑) | | | | | | | | | SDA0, SDA1 hold | <b>t</b> KSI6 | | | 0 | | | ns | | time (to SCL↓) | | | | | | | | | SDA0, SDA1 output | tkso6 | R = 1 kΩ | V <sub>DD</sub> = 4.5 to 6.0 V | 0 | | 300 | ns | | delay time from SCL $\downarrow$ | | C = 100 pF Note | | 0 | | 500 | ns | | $SCL^{\uparrow} \rightarrow SDA0, SDA1^{\downarrow}$ | tкsв | | | 200 | | | ns | | or $SCL\uparrow \rightarrow SDA0$ , $SDA1\uparrow$ | | | | | | | | | SDA0, SDA1 $\downarrow$ $\rightarrow$ SCL $\downarrow$ | tsвк | | | 400 | | | ns | | SDA0, SDA1 high-level | tsвн | | | 500 | | | ns | | width | | | | | | | | | SCL rise, fall time | t <sub>R6</sub> , | When using external device expansion function | | | | 160 | ns | | | tF6 | When not using expansion functi | | | | 1000 | ns | Note R and C are the load resistance and load capacitance of the SDA0 and SDA1 output lines. ## (b) Serial interface channel 1 ## (i) 3-wire serial I/O mode (SCK1...Internal clock output) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------|------------------|------------------------------------------|-------------|------|------|------| | SCK1 cycle time | <b>t</b> ксү7 | V <sub>DD</sub> = 4.5 to 6.0 V | 800 | | | ns | | | | | 1600 | | | ns | | SCK1 high-/low-level width | tкнт | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | tксүт/2-50 | | | ns | | | t <sub>KL7</sub> | | tксүт/2-100 | | | ns | | SI1 setup time (to SCK1↑) | tsık7 | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | 100 | | | ns | | | | | 150 | | | ns | | SI1 hold time (to <del>SCK1</del> ↑) | tksi7 | | 400 | | | ns | | SO1 output delay time from SCK1↓ | tkso7 | C = 100 pF Note | | | 300 | ns | **Note** C is the load capacitance of the SCK1 and SO1 output lines. # (ii) 3-wire serial I/O mode (SCK1...External clock input) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|--------------------------------------|---------------------------------------------------|------|------|------|------| | SCK1 cycle time | <b>t</b> KCY8 | V <sub>DD</sub> = 4.5 to 6.0 V | 800 | | | ns | | | | | 1600 | | | ns | | SCK1 high-/low-level width | tкн8 | V <sub>DD</sub> = 4.5 to 6.0 V | 400 | | | ns | | | t <sub>KL8</sub> | | 800 | | | ns | | SI1 setup time (to SCK1↑) | tsik8 | | 100 | | | ns | | SI1 hold time (to SCK1↑) | tksi8 | | 400 | | | ns | | SO1 output delay time from SCK1↓ | tkso8 | C = 100 pF Note | | | 300 | ns | | SCK1 rise, fall time | t <sub>R8</sub> ,<br>t <sub>F8</sub> | When using external device expansion function | | | 160 | ns | | | | When not using external device expansion function | | | 1000 | ns | **Note** C is the load capacitance of the SO1 output line. # (iii) 3-wire serial I/O mode with automatic transmit/receive function (SCK1... Internal clock output) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------------|---------------|------------------------------------------|-------------|------|-----------------|------| | SCK1 cycle time | tkcy9 | V <sub>DD</sub> = 4.5 to 6.0 V | 800 | | | ns | | | | | 1600 | | | ns | | SCK1 high-/low-level width | <b>t</b> кн9 | V <sub>DD</sub> = 4.5 to 6.0 V | tксү9/2-50 | | | ns | | | <b>t</b> KL9 | | tксү9/2-100 | | | ns | | SI1 setup time (to <del>SCK1</del> ↑) | <b>t</b> sık9 | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | 100 | | | ns | | | | | 150 | | | ns | | SI1 hold time (to SCK1↑) | <b>t</b> KSI9 | | 400 | | | ns | | SO1 output delay time from SCK1↓ | <b>t</b> KSO9 | C = 100 pF Note | | | 300 | ns | | STB↑ from SCK1↑ | tsbd | | tксү9/2-100 | | tксү9/2+100 | ns | | Strobe signal high-level width | tssw | | tксү9-30 | | tксү9+30 | ns | | Busy signal setup time (to busy signal detection timing) | tBYS | | 100 | | | ns | | Busy signal hold time (to busy signal | <b>t</b> вүн | V <sub>DD</sub> = 4.5 to 6.0 V | 100 | | | ns | | detection timing) | | | 150 | | | ns | | SCK1 ↓ from busy inactive | tsps | | | | 2 <b>t</b> ксү9 | ns | **Note** C is the load capacitance of the $\overline{SCK1}$ and SO1 output lines. ## (iv) 3-wire serial I/O mode with automatic transmit/receive function (SCK1... External clock input) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|--------------------|---------------------------------------------------|------|------|------|------| | SCK1 cycle time | tkCY10 | V <sub>DD</sub> = 4.5 to 6.0 V | 800 | | | ns | | | | | 1600 | | | ns | | SCK1 high-/low-level width | <b>t</b> кн10, | V <sub>DD</sub> = 4.5 to 6.0 V | 400 | | | ns | | | t <sub>KL10</sub> | | 800 | | | ns | | SI1 setup time (to SCK1↑) | tsik10 | | 100 | | | ns | | SI1 hold time (from SCK1↑) | tksi10 | | 400 | | | ns | | SO1 output delay time from SCK1↓ | tkso10 | C = 100 pF Note | | | 300 | ns | | SCK1 rise, fall time | t <sub>R10</sub> , | When using external device expansion function | | | 160 | ns | | | | When not using external device expansion function | | | 1000 | ns | **Note** C is the load capacitance of the SO1 output line. ## (c) Serial interface channel 2 # (i) 3-wire serial I/O mode (SCK2...Internal clock output) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|-------------------|------------------------------------------|--------------|------|------|------| | SCK2 cycle time | <b>t</b> KCY11 | V <sub>DD</sub> = 4.5 to 6.0 V | 800 | | | ns | | | | | 1600 | | | ns | | SCK2 high-/low-level width | <b>t</b> кн11, | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | tkcy11/2-50 | | | ns | | | t <sub>KL11</sub> | | tксү11/2-100 | | | ns | | SI2 setup time (to SCK2↑) | tsik11 | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | 100 | | | ns | | | | | 150 | | | ns | | SI2 hold time (to SCK2↑) | tksi11 | | 400 | | | ns | | SO2 output delay time from SCK2↓ | <b>t</b> KSO11 | C = 100 pF Note | | | 300 | ns | **Note** C is the load capacitance of the SCK2 and SO2 output lines. ## (ii) UART mode (Dedicated baud rate generator output) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|------------------------------------------|------|------|-------|------| | Transfer rate | | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | | | 78125 | bps | | | | | | | 39063 | bps | # (iii) UART mode (External clock input) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------|----------------|------------------------------------------------------------------------------------------|------|------|-------|------| | ASCK cycle time | tKCY12 | V <sub>DD</sub> = 4.5 to 6.0 V | 800 | | | ns | | | | | 1600 | | | ns | | ASCK high-/low-level width | <b>t</b> KH12, | V <sub>DD</sub> = 4.5 to 6.0 V | 400 | | | ns | | | <b>t</b> KL12 | | 800 | | | ns | | Transfer rate | | V <sub>DD</sub> = 4.5 to 6.0 V | | | 39063 | bps | | | | | | | 19531 | bps | | ASCK rise, fall time | tR12,<br>tF12 | V <sub>DD</sub> = 4.5 to 6.0 V,<br>when not using external<br>device expansion function. | | | 1000 | ns | | | | | | | 160 | ns | # AC Timing Test Point (Excluding X1, XT1 Input) # **Clock Timing** ## **TI Timing** ## **Read/Write Operation** ## External Fetch (No Wait): ## External Fetch (Wait Insertion): #### External Data Access (No Wait): #### External Data Access (Wait Insertion): ## **Serial Transfer Timing** #### 3-wire Serial I/O Mode: ## 2-wire Serial I/O Mode : # I<sup>2</sup>C Bus Mode #### 3-wire Serial I/O Mode with Automatic Transmit/Receive Function: ## 3-wire Serial I/O Mode with Automatic Transmit/Receive Function (Busy Processing) : **Note** The signal is not actually driven low here; it is shown as such to indicate the timing. #### **UART Mode (External Clock Input):** #### A/D CONVERTER CHARACTERISTICS ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ , $AV_{DD} = V_{DD} = 2.7 \text{ to } 6.0 \text{ V}$ , $AV_{SS} = V_{SS} = 0 \text{ V}$ ) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------|--------------------|-----------------------|--------------------|------|--------------------|------| | Resolution | | | 8 | 8 | 8 | bit | | Overall error Note | | 2.7 V ≤ AVREF0 ≤ AVDD | | | 0.6 | % | | Conversion time | tconv | | 19.1 | | 200 | μs | | Sampling time | tsamp | | 12/f <sub>xx</sub> | | | μs | | Analog input voltage | VIAN | | AVss | | AV <sub>REF0</sub> | V | | Reference voltage | AV <sub>REF0</sub> | | 2.7 | | AVDD | V | | Resistance between AVREFO and AVss | RAIREF0 | | 4 | 14 | | kΩ | Note Overroll error excluding quantization error (±1/2 LSB). It is indicated as a ratio to the full-scale value. Caution For pins which also function as port pins, do not perform the following operations during A/D conversion. If these operations are performed, the total error ratings cannot be kept (except for LCD segment output alternate-function pin). - (1) Rewrite the output latch while the pin is used as a port pin. - (2) Change the output level of the pin used as an output pin, even if it is not used as a port pin. - Remarks 1. fxx: Main system clock frequency (fx or fx/2) - 2. fx: Main system clock oscillation frequency #### D/A CONVERTER CHARACTERISTICS (TA = -40 to +85°C, VDD = 2.7 to 6.0 V, AVss = Vss = 0 V) | Parameter | Symbol | ٦ | Test Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------|--------------------|---------------------------|------------------------------------|------|------|-----------------|------| | Resolution | | | | | | 8 | bit | | Overall error | | $R = 2M\Omega$ | Note 1 | | | 1.2 | % | | | | $R = 4M\Omega$ | Note 1 | | | 0.8 | % | | | | R = 10MΩ | Note 1 | | | 0.6 | % | | Settling time | | Note 1 | 4.5 V ≤ AV <sub>REF1</sub> ≤ 6.0 V | | | 10 | μs | | | | C=30pF | 2.7 V ≤ AV <sub>REF1</sub> < 4.5 V | | | 15 | μs | | Output resistance | Ro | Note 2 | | | 10 | | kΩ | | Analog reference voltage | AV <sub>REF1</sub> | | | 2.0 | | V <sub>DD</sub> | ٧ | | Resistance between AVREF1 and AVss | Rairef1 | DACS0, DACS1 = 55H Note 2 | | 4 | 8 | | kΩ | Notes 1. R and C are the load resistance and load capacitance of the D/A converter output pins. 2. Value for D/A converter 1 channel Remark DACS0, DACS1: D/A conversion value setting register 0, 1 ## Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics (TA = -40 to + 85°C) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------|--------|------------------------------------------------------------------------|------|---------------------|------|------| | Data retention power supply voltage | VDDDR | | 1.8 | | 6.0 | V | | Data retention power supply current | IDDDR | VDDDR = 1.8 V Subsystem clock stop and feed-back resistor disconnected | | 0.1 | 10 | μΑ | | Release signal set time | tsrel | | 0 | | | μs | | Oscillation stabiliza- | twait | Release by RESET | | 2 <sup>17</sup> /fx | | ms | | tion wait time | | Release by interrupt request | | Note | | ms | **Note** In combination with bits 0 to 2 (OSTS0 to OSTS2) of the oscillation stabilization time select register, selection of $2^{12}$ /fxx and $2^{14}$ /fxx to $2^{17}$ /fxx is possible. **Remark** fxx: Main system clock frequency (fx or fx/2) fx: Main system clock oscillation frequency ## Data Retention Timing (STOP Mode Release by RESET) ## Data Retention Timing (Standby Release Signal: STOP Mode Release by Interrupt Request Signal) # Interrupt Request Input Timing # **RESET** Input Timing #### 12. PACKAGE DRAWINGS $\mu$ PD78056FYGC- $\times\times$ -3B9, 78058FYGC- $\times\times$ -3B9 # 80 PIN PLASTIC QFP (14×14) detail of lead end #### NOTE Each lead centerline is located within 0.13 mm (0.005 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|------------------------|---------------------------| | Α | 17.2±0.4 | 0.677±0.016 | | В | 14.0±0.2 | $0.551^{+0.009}_{-0.008}$ | | С | 14.0±0.2 | $0.551^{+0.009}_{-0.008}$ | | D | 17.2±0.4 | 0.677±0.016 | | F | 0.825 | 0.032 | | G | 0.825 | 0.032 | | Н | 0.30±0.10 | $0.012^{+0.004}_{-0.005}$ | | - 1 | 0.13 | 0.005 | | J | 0.65 (T.P.) | 0.026 (T.P.) | | K | 1.6±0.2 | 0.063±0.008 | | L | 0.8±0.2 | $0.031^{+0.009}_{-0.008}$ | | М | $0.15^{+0.10}_{-0.05}$ | $0.006^{+0.004}_{-0.003}$ | | N | 0.10 | 0.004 | | Р | 2.7 | 0.106 | | Q | 0.1±0.1 | 0.004±0.004 | | R | 5°±5° | 5°±5° | | S | 3.0 MAX. | 0.119 MAX. | S80GC-65-3B9-4 **Remark** Dimensions and materials of ES product are the same as those of mass-production products. $\mu$ PD78056FYGC- $\times\times$ -8BT, 78058FYGC- $\times\times$ -8BT # 80 PIN PLASTIC QFP (14×14) detail of lead end ## NOTE Each lead centerline is located within 0.13 mm (0.005 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|------------------|----------------------------------------| | Α | 17.20±0.20 | 0.677±0.008 | | В | 14.00±0.20 | 0.551 <b>+</b> 0.009<br><b>-</b> 0.008 | | С | 14.00±0.20 | $0.551^{+0.009}_{-0.008}$ | | D | 17.20±0.20 | 0.677±0.008 | | F | 0.825 | 0.032 | | G | 0.825 | 0.032 | | Н | 0.32±0.06 | $0.013^{+0.002}_{-0.003}$ | | I | 0.13 | 0.005 | | J | 0.65 (T.P.) | 0.026 (T.P.) | | K | 1.60±0.20 | 0.063±0.008 | | L | 0.80±0.20 | $0.031^{+0.009}_{-0.008}$ | | М | 0.17 +0.03 -0.07 | 0.007+0.001 | | N | 0.10 | 0.004 | | Р | 1.40±0.10 | 0.055±0.004 | | Q | 0.125±0.075 | 0.005±0.003 | | R | 3°+7°<br>-3° | 3°+7° | | S | 1.70 MAX. | 0.067 MAX. | P80GC-65-8BT # 80 PIN PLASTIC TQFP (FINE PITCH) (12 $\times$ 12) detail of lead end #### NOTE Each lead centerline is located within 0.10 mm (0.004 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|---------------------------|---------------------------| | А | 14.0±0.2 | 0.551+0.009 | | В | 12.0±0.2 | $0.472^{+0.009}_{-0.008}$ | | С | 12.0±0.2 | $0.472^{+0.009}_{-0.008}$ | | D | 14.0±0.2 | 0.551+0.009 | | F | 1.25 | 0.049 | | G | 1.25 | 0.049 | | Н | $0.22^{+0.05}_{-0.04}$ | 0.009±0.002 | | I | 0.10 | 0.004 | | J | 0.5 (T.P.) | 0.020 (T.P.) | | К | 1.0±0.2 | $0.039^{+0.009}_{-0.008}$ | | L | 0.5±0.2 | $0.020^{+0.008}_{-0.009}$ | | М | $0.145^{+0.055}_{-0.045}$ | 0.006±0.002 | | N | 0.10 | 0.004 | | Р | 1.05 | 0.041 | | Q | 0.05±0.05 | 0.002±0.002 | | R | 5°±5° | 5°±5° | | S | 1.27 MAX. | 0.050 MAX. | P80GK-50-BE9-4 Remark Dimensions and materials of ES product are the same as those of mass-production products. #### 13. RECOMMENDED SOLDERING CONDITIONS This product should be soldered and mounted under the conditions recommended in the table below. For detail of recommended soldering conditions, refer to the information document **Semiconductor Device Mounting Technology Manual (C10535E).** For soldering methods and conditions other than those recommended below, contact an NEC sales representative. Table 13-1. Surface Mounting Type Soldering Conditions (1/2) (1) $\mu$ PD78056FYGC- $\times\times$ -3B9 : 80-pin plastic QFP (14 $\times$ 14 mm, resin thickness 2.7 mm) $\mu$ PD78058FYGC- $\times\times$ -3B9 : 80-pin plastic QFP (14 $\times$ 14 mm, resin thickness 2.7 mm) | Soldering<br>Method | Soldering Conditions | Recommended<br>Condition Symbol | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared reflow | Package peak temperature: 235°C, Duration: 30 sec. max. (at 210°C or above), Number of times: Three times max. | IR35-00-3 | | VPS | Package peak temperature: 215°C, Duration: 40 sec. max. (at 200°C or above), Number of times: Three times max. | VP15-00-3 | | Wave soldering | Solder bath temperature : 260°C max., Duration : 10 sec. max., Number of times: once, Preheating temperature : 120°C max. (package surface temperature) | WS60-00-1 | | Partial heating | Pin temperature: 300°C max. Duration: 3 sec. max. (per pin row) | _ | Caution Use of more than one soldering method should be avoided (except in the case of partial heating). $\star$ (2) $\mu$ PD78056FYGC- $\times\times$ -8BT : 80-pin plastic QFP (14 $\times$ 14 mm, resin thickness 1.4 mm) $\mu$ PD78058FYGC- $\times\times$ -8BT : 80-pin plastic QFP (14 $\times$ 14 mm, resin thickness 1.4 mm) | Soldering<br>Method | Soldering Conditions | Recommended<br>Condition Symbol | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared reflow | Package peak temperature: 235°C, Duration: 30 sec. max. (at 210°C or above), Number of times: Twice max. | IR35-00-2 | | VPS | Package peak temperature: 215°C, Duration: 40 sec. max. (at 200°C or above), Number of times: Twice max. | VP15-00-2 | | Wave soldering | Solder bath temperature : 260°C max., Duration : 10 sec. max., Number of times: once, Preheating temperature : 120°C max. (package surface temperature) | WS60-00-1 | | Partial heating | Pin temperature: 300°C max. Duration: 3 sec. max. (per pin row) | _ | Caution Use of more than one soldering method should be avoided (except in the case of partial heating). ## Table 13-1. Surface Mounting Type Soldering Conditions (2/2) (3) $\mu$ PD78058FYGK- $\times\times$ -BE9: 80-pin plastic QFP (fine pitch) (12 $\times$ 12 mm) | Soldering<br>Method | Soldering Conditions | Recommended<br>Condition Symbol | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared reflow | Package peak temperature: 235°C, Duration: 30 sec. max. (at 210°C or above), Number of times: Three times max., Time limit: 7 days Note (thereafter 10 hours 125°C prebaking required) | IR35-107-3 | | VPS | Package peak temperature: 215°C, Duration: 40 sec. max. (at 200°C or above), Number of times: Three times max., Time limit: 7 days Note (thereafter 10 hours 125°C prebaking required) | VP15-107-3 | | Wave Soldering | Solder bath temperature: 260°C max., Duration:10 sec. max., Number of times: once, Preheating temperature: 120°C max. (package surface tempeature). Time limit: 7 days Note (therefore 10 hours 125°C prebaking required) | WS60-107-1 | | Partial Heating | Pin temperature: 300°C max. Duration: 3 sec. max. (per pin row) | _ | Note For the storage period after dry-pack decompression storage conditions are max. 25°C, 65 % RH. Caution Use of more than one soldering method should be avoided (except in the case of partial heating). # APPENDIX A. DEVELOPMENT TOOLS The following development tools are available for system development using the $\mu$ PD78058FY Subseries. ## **Language Processing Software** | RA78K/0 Notes 1, 2, 3, 4 | Assembler package common to 78K/0 Series | |----------------------------|-------------------------------------------------------| | CC78K/0 Notes 1, 2, 3, 4 | C compiler package common to 78K/0 Series | | DF78054 Notes 1, 2, 3, 4 | Device file common to $\mu$ PD78054 Subseries | | CC78K/0-L Notes 1, 2, 3, 4 | C compiler library source file common to 78K/0 Series | ## **PROM Writing Tools** | PG-1500 | PROM programmer | |-------------------------------|------------------------------------------| | PA-78P054GC | Programmer adapters connected to PG-1500 | | PG-1500 controller Notes 1, 2 | PG-1500 control program | ## **Debugging Tools** | IE-78000-R | In-circuit emulator common to 78K/0 Series | |--------------------------------|----------------------------------------------------------------------------------------| | IE-78000-R-A | 78K/0 Series common to in-circuit emulator (for integrated debugger) | | IE-78000-R-BK | Break board common to 78K/0 Series | | IE-78064-R-EM Note 8 | Emulation board common to $\mu$ PD78064 Subseries | | IE-780308-R-EM | Emulation board common to $\mu$ PD780308 Subseries | | IE-78000-R-SV3 | Interface adapter and cable when EWS is used as host machine (for IE-78000-R-A) | | IE-70000-98-IF-B | Interface adapter when PC-9800 series (except notebook type) is used as host machine. | | IE-70000-98N-IF | Interface adapter and cable when notebook type PC-9800 series is used as host machine. | | IE-70000-PC-IF-B | Interface adapter when IBM PC/AT™ and compatibles are used as host machine. | | EP-78230GC-R | Emulation probe common to $\mu$ PD78234 Subseries | | EP-78054GK-R | Emulation probe common to $\mu$ PD78054 Subseries | | EV-9200GC-80 | Socket to be mounted on the target system board manufactured for 80-pin plastic QFP | | | (GC-3B9, GC-8BT type) | | TGK-080SDW | Adapter to be mounted in the target system board manufactured for 80-pin plastic TQFP | | | (GK-BE9 type) Product made by TOKYO ELETECH Corporation ((03) 5295-1661). | | | Contact an NEC dealer regarding the purchase of this product. | | SM78K0 Notes 5, 6, 7 | System simulator common to 78K/0 Series | | ID78K0 Notes 4, 5, 6, 7 | Integrated debugger for IE-78000-R | | SD78K/0 Notes 1, 2 | IE-78000-R screen debugger | | DF78054 Notes 1, 2, 4, 5, 6, 7 | $\mu$ PD78054 Subseries device file | #### **Real-Time OS** | RX78K/0 Notes 1, 2, 3, 4 | Real-time OS for 78K/0 Series | |--------------------------|-------------------------------| | MX78K0 Notes 1, 2, 3, 4 | Real-time OS for 78K/0 Series | #### **Fuzzy Inference Development Support System** | FE9000 Note 1/ FE9200 Note 6 | Fuzzy knowledge data creation tool | |------------------------------|------------------------------------| | FT9080 Note 1/ FT9085 Note 2 | Translator | | FI78K0 Notes 1, 2 | Fuzzy inference module | | FD78K0 Notes 1, 2 | Fussy inference debugger | - Notes 1. PC-9800 series (MS-DOS™) based - 2. IBM PC/AT and compatibles (PC DOSTM/IBM DOSTM/MS-DOS) based - **3.** HP9000 series 300<sup>™</sup> (HP-UX<sup>™</sup>) based - **4.** HP9000 series 700<sup>™</sup> (HP-UX) based, SPARCstation<sup>™</sup> (SunOS<sup>™</sup>) based, EWS4800 series (EWS-UX/V) based - **5.** PC-9800 series (MS-DOS + Windows™) based - 6. IBM PC/AT and compatibles (PC DOS/IBM DOS/MS-DOS + Windows) based - 7. NEWS™ (NEWS-OS™) based - 8. Maintenance product #### Remarks 1. For third party development tools, see 78K/0 Series Selection Guide (U11126E). 2. The RA78K/0, CC78K/0, SM78K0, ID78K0, SD78K/0, RX78K/0 are used in combination with the DF78054. ## APPENDIX B. RELATED DOCUMENTS #### **Device Related Documents** | Document Name | Document No. | Document No. | |--------------------------------------------|---------------|--------------| | Document Name | (English) | (Japanese) | | μPD78058F, 78058FY Subseries User's Manual | U12068E | U12068J | | μPD78056FY, 78058FY Data Sheet | This document | U10121J | | μPD78P058FY Data Sheet | U12076E | U12076J | | 78K/0 Series User's Manual-Instruction | U12326E | U12326J | | 78K/0 Series Instruction Set | _ | U10904J | | 78K/0 Series Instruction Table | _ | U10903J | Caution The above related documents are subject to change without notice. Be sure to read the latest documents before designing. # **Development Tool Related Documents (User's Manual)** | Document Name | | Document No. | Document No. | |--------------------------------------------------|------------------------------|--------------|--------------| | | | (English) | (Japanese) | | RA78K Series Assembler Package | Operation | EEU-1399 | EEU-809 | | | Language | EEU-1404 | EEU-815 | | RA78K Series Structured Assembler Preprocessor | | EEU-1402 | U12323J | | RA78K0 Assembler Package | Operation | U11802E | U11802J | | | Assembly Language | U11801E | U11801J | | | Structured Assembly Language | U11789E | U11789J | | CC78K Series C Compiler | Operation | EEU-1280 | EEU-656 | | | Language | EEU-1284 | EEU-655 | | CC78K0 C Compiler | Operation | U11517E | U11517J | | | Language | U11518E | U11518J | | CC78K/0 C Compiler Application Note | Programming know-how | EEA-1208 | EEA-618 | | CC78K Series Library Source File | | - | U12322J | | PG-1500 PROM Programmer | | EEU-1335 | U11940J | | PG-1500 Controller PC-9800 Series (MS-DOS) based | | EEU-1291 | EEU-704 | | PG-1500 Controller IBM PC Series (PC DOS) based | | U10540E | EEU-5008 | | IE-78000-R | | U11376E | U11376J | | IE-78000-R-A | | U10057E | U10057J | | IE-78000-R-BK | | EEU-1427 | EEU-867 | | IE-78064-R-EM | | EEU-1443 | EEU-905 | | IE-780308-R-EM | | U11362E | U11362J | | EP-78230 | | EEU-1515 | EEU-985 | | EP-78054GK-R | | EEU-1468 | EEU-932 | | SM78K0 System Simulator, Windows based | Reference | U10181E | U10181J | | SM78K Series System Simulator | External parts user open | U10092E | U10092J | | | interface specification | | | | ID78K0 Integrated Debugger, EWS based | Reference | - | U11151J | | ID78K0 Integrated Debugger, PC based | Reference | U11539E | U11539J | | ID78K0 Integrated Debugger, Windows based | Guide | U11649E | U11649J | | SD78K/0 Screen Debugger | Introduction | _ | EEU-852 | | PC-9800 Series (MS-DOS) based | Reference | _ | U10952J | | SD78K/0 Screen Debugger | Introduction | U10539E | EEU-5024 | | IBM PC/AT (PC DOS) based | Reference | U11279E | U11279J | Caution The above related documents are subject to change without notice. Be sure to read the latest documents before designing. ## **Embedded Software Documents (User's Manual)** | Document Name | | Document No. | Document No. | |---------------------------------------------------------|--------------|--------------|--------------| | | | (English) | (Japanese) | | 78K/0 Series Real-time OS | Fundamental | U11537E | U11537J | | | Installation | U11536E | U11536J | | 78K/0 Series OS MX78K0 | Fundamental | U12257E | U12257J | | Fuzzy Knowledge Data Creation Tool | | EEU-1438 | EEU-829 | | 78K/0, 78K/II, 87AD Series | | EEU-1444 | EEU-862 | | Fuzzy Inference Development Support System Translator | | | | | 78K/0 Series Fuzzy Inference Development Support System | | EEU-1441 | EEU-858 | | Fuzzy Inference Module | | | | | 78K/0 Series Fuzzy Inference Development Support System | | EEU-1458 | EEU-921 | | Fuzzy Inference Debugger | | | | #### **Other Documents** | Document Name | Document No. | Document No. | |-------------------------------------------------------------|--------------|--------------| | Document Name | (English) | (Japanese) | | IC Package Manual | C10943X | | | Semiconductor Device Mounting Technology Manual | C10535E | C10535J | | Quality Grades on NEC Semiconductor Devices | C11531E | C11531J | | NEC Semiconductor Device Reliability/Quality Control System | C10983E | C10983J | | Electrostatic Discharge (ESD) Test | _ | MEM-539 | | Guide to Quality Assurance for Semiconductor Devices | MEI-1202 | C11893J | | Microcomputer Product Series Guide | _ | U11416J | Caution The above related documents are subject to change without notice. Be sure to read the latest documents before designing. [MEMO] # NOTES FOR CMOS DEVICES- # (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. # (2) HANDLING OF UNUSED INPUT PINS FOR CMOS Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. # **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function. # **Regional Information** Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify: - · Device availability - · Ordering information - · Product release schedule - · Availability of related technical literature - Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth) - Network requirements In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country. #### **NEC Electronics Inc. (U.S.)** Santa Clara, California Tel: 800-366-9782 Fax: 800-729-9288 #### **NEC Electronics (Germany) GmbH** Duesseldorf, Germany Tel: 0211-65 03 02 Fax: 0211-65 03 490 #### **NEC Electronics (UK) Ltd.** Milton Keynes, UK Tel: 01908-691-133 Fax: 01908-670-290 #### NEC Electronics Italiana s.r.1. Milano, Italy Tel: 02-66 75 41 Fax: 02-66 75 42 99 #### **NEC Electronics (Germany) GmbH** Benelux Office Eindhoven, The Netherlands Tel: 040-2445845 Fax: 040-2444580 #### **NEC Electronics (France) S.A.** Velizy-Villacoublay, France Tel: 01-30-67 58 00 Fax: 01-30-67 58 99 #### **NEC Electronics (France) S.A.** Spain Office Madrid, Spain Tel: 01-504-2787 Fax: 01-504-2860 #### **NEC Electronics (Germany) GmbH** Scandinavia Office Taeby, Sweden Tel: 08-63 80 820 Fax: 08-63 80 388 #### **NEC Electronics Hong Kong Ltd.** Hong Kong Tel: 2886-9318 Fax: 2886-9022/9044 #### **NEC Electronics Hong Kong Ltd.** Seoul Branch Seoul, Korea Tel: 02-528-0303 Fax: 02-528-4411 # NEC Electronics Singapore Pte. Ltd. United Square, Singapore 1130 Tel: 253-8311 Fax: 250-3583 #### **NEC Electronics Taiwan Ltd.** Taipei, Taiwan Tel: 02-719-2377 Fax: 02-719-5951 #### **NEC do Brasil S.A.** Sao Paulo-SP, Brasil Tel: 011-889-1680 Fax: 011-889-1689 J96. 8 Purchase of NEC I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. FIP is a trademark of NEC Corporation. IEBus is a trademark of NEC Corporation. MS-DOS and Windows are either registered trademarks of Microsoft Corporation in the United States and/or other countries. IBM DOS, PC/AT, and PC DOS are trademarks of International Business Machines Corporation. HP9000 series 300, HP9000 series, and HP-UX are trademarks of Hewlett-Packard Company. SPARCstation is a trademark of SPARC International, Inc. SunOS is a trademark of Sun Microsystems, Inc. NEWS and NES-OS are trademarks of Sony Corporation. The export of this product from Japan is regulated by the Japanese government. To export this product may be prohibited without governmental license, the need for which must be judged by the customer. The export or re-export of this product from a country other than Japan may also be prohibited without a license from that country. Please call an NEC sales representative. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features. NEC devices are classified into the following three quality grades: "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application. Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc. The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance. Anti-radioactive design is not implemented in this product.