# STA335BWSQS # 2.1-channel, high-efficiency digital audio system with QSound QHD® www.datasheet4u.com #### **Features** - Wide supply voltage range - 4.5 V to 21.5 V operation - 23-V absolute maximum rating - 3 power output configurations - 2 channels of ternary PWM (stereo mode) (2 x 20 W into 8 $\Omega$ at 18 V) - 3 channels left, right using binary and LFE using ternary PWM (2.1 mode) (2 x 9 W + 1 x 20 W into 2 x 4 Ω, 1 x 8 Ω at 18 V) - 2 channels of ternary PWM (2 x 20 W) + stereo line out ternary - 2.1 channels of 24-bit DDX<sup>®</sup> - 100-dB SNR and dynamic range - Selectable 32 kHz to 192 kHz input sample rates - I<sup>2</sup>C control with selectable device address - Digital gain/attenuation +48 dB to -80 dB in 0.5-dB steps - Soft volume update - Individual channel and master gain/attenuation - Dual independent limiters/compressors - Dynamic range compression or anti-clipping modes - AutoModes - 15 preset crossover filters - 5 preset anti-clipping modes - Preset night-time listening mode - Individual channel and master soft and hard mute - Independent channel volume and DSP bypass - Automatic zero-detect mute - Automatic invalid input detect mute - 2-channel I<sup>2</sup>S input data interface - Input and output channel mapping - 4 x 28-bit user programmable biquads (EQ) per channel - Up to 3 different EQ coefficients settings can be stored and selected using I<sup>2</sup>C interface - DC blocking selectable high-pass filter - Selectable de-emphasis - Sub channel mix into left and right channels - Advanced AM interference frequency switching and noise-suppression modes - Selectable high or low bandwidth noise-shaping topologies - Variable max power correction for lower full-power THD - Thermal overload and short-circuit protection - Video application supports 576 \* f<sub>S</sub> input mode - QSound QHD<sup>®</sup> - Field proven stereo soundfield enhancement technology - Provides improved audio image width, separation and depth for stereo signals - Synthesizes a 3-D stereo soundfield - PowerSSO-36 slug down package. #### Table 1. Device summary | Order code | Package | Packaging | |-----------------|-----------------------|---------------| | STA335BWSQS | PowerSSO-36 slug down | Tube | | STA335BWSQS13TR | PowerSSO-36 slug down | Tape and reel | March 2009 Rev 1 1/70 Contents STA335BWSQS # **Contents** | datasheet4u.com | Desc | cription | | ) | |-----------------|--------------------|-----------|------------------------------------------------------------------------------------------------------------------|---| | | 1.1 | Descrip | otion | ) | | | 1.2 | QSoun | d QHD $^{ extstyle B}$ $\cdots$ | 0 | | | 1.3 | Block o | liagram | 1 | | 2 | Pin I | ist | | 2 | | | 2.1 | Pinout | diagram | 2 | | | 2.2 | Pin des | scription | 2 | | 3 | Elec | trical sp | ecifications 14 | 1 | | | 3.1 | Absolu | te maximum ratings | 4 | | | 3.2 | Recom | mended operating condition 14 | 4 | | | 3.3 | Electric | cal specifications - digital section | 5 | | | 3.4 | Electric | cal specifications - power section | 5 | | | 3.5 | Power- | on sequence | 7 | | | 3.6 | Testing | | 7 | | | | 3.6.1 | Functional pin status | 7 | | 4 | Proc | essing | data paths | ) | | 5 | I <sup>2</sup> C k | ous spec | eification | ) | | | 5.1 | Comm | unication protocol | ) | | | | 5.1.1 | Data transition or change | J | | | | 5.1.2 | Start condition | C | | | | 5.1.3 | Stop condition | | | | | 5.1.4 | Data input | ) | | | 5.2 | Device | addressing | ) | | | 5.3 | Write o | peration | 1 | | | | 5.3.1 | Byte write | | | | | 5.3.2 | Multi-byte write | | | | 5.4 | | peration | | | | | 5.4.1 | Current address byte read | | | | | 5.4.2 | Current address multi-byte read | 1 | | 2/70 | | | | ; | | STA335BWSQS | Contents | |-------------|----------| | | | | | | 5.4.3 | Random address byte read | . 21 | |-------------------|------|----------|---------------------------------------------------|------| | | | 5.4.4 | Random address multi-byte read | . 21 | | | | 5.4.5 | Write mode sequence | . 22 | | w.datasheet4u.com | | 5.4.6 | Read mode sequence | . 22 | | 6 | Regi | ster des | scription | 23 | | | 6.1 | Config | uration register A (addr 0x00) | 25 | | | | 6.1.1 | Master clock select | . 25 | | | | 6.1.2 | Interpolation ratio select | . 26 | | | | 6.1.3 | Thermal warning recovery bypass | . 26 | | | | 6.1.4 | Thermal warning adjustment bypass | . 27 | | | | 6.1.5 | Fault detect recovery bypass | . 27 | | | 6.2 | Config | uration register B (addr 0x01) | 27 | | | | 6.2.1 | Serial audio input interface format | . 27 | | | | 6.2.2 | Serial data interface | | | | | 6.2.3 | Serial data first bit | . 28 | | | | 6.2.4 | Delay serial clock enable | . 29 | | | | 6.2.5 | Channel input mapping | . 30 | | | 6.3 | Config | uration register C (addr 0x02) | 30 | | | | 6.3.1 | DDX <sup>®</sup> power output mode | | | | | 6.3.2 | DDX <sup>®</sup> compensating pulse size register | | | | | 6.3.3 | Over-current warning detect adjustment bypass | | | | 6.4 | Config | uration register D (addr 0x03) | | | | | 6.4.1 | High-pass filter bypass | | | | | 6.4.2 | De-emphasis | | | | | 6.4.3 | DSP bypass | | | | | 6.4.4 | Post-scale link | | | | | 6.4.5 | Biquad coefficient link | . 33 | | | | 6.4.6 | Dynamic range compression/anti-clipping bit | . 33 | | | | 6.4.7 | Zero-detect mute enable | | | | | 6.4.8 | MiamiMode enable | . 33 | | | 6.5 | Config | uration register E (addr 0x04) | 34 | | | | 6.5.1 | Max power correction variable | | | | | 6.5.2 | Max power correction | | | | | 6.5.3 | Noise-shaper bandwidth selection | | | | | 6.5.4 | AM mode enable | | | | | 6.5.5 | PWM speed mode | | | <b></b> | | | | 3/70 | | 4 = | | | | | | | | 6.5.6 | Distortion compensation variable enable | 35 | |--------------------|------|---------|------------------------------------------------|------| | | | 6.5.7 | Zero-crossing volume enable | 35 | | | | 6.5.8 | Soft volume update enable | 35 | | ww.datasheet4u.com | 6.6 | Configu | uration register F (addr 0x05) | . 36 | | | | 6.6.1 | Output configuration | 36 | | | | 6.6.2 | Invalid input detect mute enable | 40 | | | | 6.6.3 | Binary output mode clock loss detection | 41 | | | | 6.6.4 | LRCK double trigger protection | 41 | | | | 6.6.5 | Auto EAPD on clock loss | 41 | | | | 6.6.6 | IC power down | 41 | | | | 6.6.7 | External amplifier power down | 41 | | | 6.7 | Volume | e control registers (addr 0x06 to 0x0A) | . 42 | | | | 6.7.1 | Mute/line output configuration register | 42 | | | | 6.7.2 | Master volume register | 42 | | | | 6.7.3 | Channel 1 volume | 42 | | | | 6.7.4 | Channel 2 volume | 42 | | | | 6.7.5 | Channel 3 and line-output volume | 43 | | | 6.8 | AutoMo | ode registers (addr 0x0B and 0x0C) | . 44 | | | | 6.8.1 | AutoMode register 1 (address 0x0B) | 44 | | | | 6.8.2 | AutoMode register 2 (address 0x0C) | 44 | | | | 6.8.3 | AM interference frequency switching | 45 | | | | 6.8.4 | Bass management crossover | 45 | | | 6.9 | Channe | el configuration registers (addr 0x0E to 0x10) | . 46 | | | | 6.9.1 | Tone control bypass | 46 | | | | 6.9.2 | EQ bypass | 46 | | | | 6.9.3 | Volume bypass | 47 | | | | 6.9.4 | Binary output enable registers | 47 | | | | 6.9.5 | Limiter select | 47 | | | | 6.9.6 | Output mapping | 47 | | | 6.10 | Tone co | ontrol register (addr 0x11) | . 48 | | | | 6.10.1 | Tone control | 48 | | | 6.11 | Dynam | ics control registers (addr 0x12 to 0x15) | . 48 | | | | 6.11.1 | Limiter 1 attack/release rate | | | | | 6.11.2 | Limiter 1 attack/release threshold | | | | | 6.11.3 | Limiter 2 attack/release rate | 48 | | | | 6.11.4 | Limiter 2 attack/release threshold | 49 | | | | | | | STA335BWSQS **Contents** | | 6.12 | l lear-de | efined coefficient control registers (addr 0x16 to 0x26) | 52 | |---------------------|------|-----------|----------------------------------------------------------|------| | | 0.12 | 6.12.1 | Coefficient address register | | | | | 6.12.1 | Coefficient b1 data register bits 23:16 | | | www.datasheet4u.com | | 6.12.3 | Coefficient b1 data register bits 15:8 | | | | | 6.12.4 | Coefficient b1 data register bits 7:0 | | | | | 6.12.5 | Coefficient b2 data register bits 23:16 | | | | | 6.12.6 | Coefficient b2 data register bits 15:8 | | | | | 6.12.7 | Coefficient b2 data register bits 7:0 | | | | | 6.12.8 | Coefficient a1 data register bits 23:16 | | | | | 6.12.9 | Coefficient a1 data register bits 15:8 | | | | | 6.12.10 | Coefficient a1 data register bits 7:0 | | | | | 6.12.11 | Coefficient a2 data register bits 23:16 | | | | | _ | Coefficient a2 data register bits 15:8 | | | | | 6.12.13 | Coefficient a2 data register bits 7:0 | | | | | 6.12.14 | Coefficient b0 data register bits 23:16 | | | | | 6.12.15 | Coefficient b0 data register bits 15:8 | | | | | 6.12.16 | Coefficient b0 data register bits 7:0 | | | | | 6.12.17 | - | | | | | 6.12.18 | User-defined EQ | | | | | | Pre-scale | | | | | 6.12.20 | Post-scale | | | | | | Over-current post-scale | | | | 6.13 | | e max power correction registers (addr 0x27 to 0x28) | | | | 6.14 | | e distortion compensation registers (addr 0x29 to 0x2A) | | | | 6.15 | | etect recovery constant registers (addr 0x2B to 0x2C) | | | | | | | | | | 6.16 | | status register (addr 0x2D) | | | | 6.17 | EQ coe | fficients and DRC configuration register (addr 0x31) | . 61 | | 7 | Appl | ications | | . 62 | | | 7.1 | Applica | tions schematic and power supplies | . 62 | | | 7.2 | | er schematic | | | | 7.3 | | output configuration | | | | | <b>7.</b> | . • | | | 8 | Pack | age ther | mal characteristics | . 64 | | | 8.1 | Therma | l data | . 64 | Thermal data ...... 64 | 9 | Package information | |--------------------|---------------------------------------| | 10 | License information 67 | | ww.datasheet4u.com | | | 11 | Trademarks and other acknowledgements | Contents 12 STA335BWSQS STA335BWSQS List of tables # List of tables | T. 1 1 4 | D. 1 | | |--------------------|----------------------------------------------------------------|----| | ww.datasheet4u.com | Device summary | | | Table 2. | Pin description | | | Table 3. | Absolute maximum ratings | | | Table 4. | Recommended operating condition | | | Table 5. | Electrical specifications - digital section | | | Table 6. | Electrical specifications - power section | | | Table 7. | Functional pin status | | | Table 8. | Register summary | | | Table 9. | MCS | | | Table 10. | Input sampling rates | | | Table 11. | IR | | | Table 12. | IR bit settings as a function of input sample rate | | | Table 13. | TWRB | | | Table 14. | TWAB | | | Table 15. | FDRB | | | Table 16. | SAI | | | Table 17. | SAIFB | | | Table 18. | Support serial audio input formats for MSB-first (SAIFB = 0) | | | Table 19. | Supported serial audio input formats for LSB-first (SAIFB = 1) | | | Table 20. | DSCKE | | | Table 21. | CnIM | | | Table 22. | OM | | | Table 23. | Output modes | | | Table 24. | CSZ | | | Table 25. | Compensating pulse size | | | Table 26. | OCRB | | | Table 27. | HPB | | | Table 28. | DEMP | | | Table 29. | DSPB | | | Table 30. | PSL | | | Table 31. | BQL | | | Table 32. | DRC | | | Table 33. | ZDE | | | Table 34. | MME | | | Table 35. | MPCV | | | Table 36. | MPC | | | Table 37. | NSBW | | | Table 38. | AME | | | Table 39. | PWMS | | | Table 40. | DCCV | | | Table 41. | ZCE | | | Table 42. | SVEOCFG | | | Table 43. | Output configuration engine selection | | | Table 44. | | | | Table 45. | IDE | | | Table 46. | BCLE | | | Table 47. | LDTE | | | Table 48. | EULE | 41 | | | | | List of tables STA335BWSQS | Table 49. | PWDN | 41 | |-----------------------------|----------------------------------------------------------------------|----| | Table 50. | EAPD | 41 | | Table 51. | LOC | 42 | | Table 52. | Master volume offset as a function of MV[7:0] | 43 | | vww.datas <b>Table.53</b> n | Channel volume as a function of CxV[7:0] | 43 | | Table 54. | AutoMode gain compression/limiters selection | 44 | | Table 55. | AMAME | | | Table 56. | AutoMode AM switching frequency selection | 45 | | Table 57. | XO | | | Table 58. | Bass management crossover frequency | 45 | | Table 59. | Channel limiter mapping as a function of CxLS bits | 47 | | Table 60. | Channel output mapping as a function of CxOM bits | | | Table 61. | Tone control boost/cut as a function of BTC and TTC bits | 48 | | Table 62. | Limiter attack rate as a function of LxA bits | 50 | | Table 63. | Limiter release rate as a function of LxR bits | | | Table 64. | Limiter attack threshold as a function of LxAT bits (AC-mode) | | | Table 65. | Limiter release threshold as a function of LxRT bits (AC-mode) | 51 | | Table 66. | Limiter attack threshold as a function of LxAT bits (DRC-Mode) | | | Table 67. | Limiter release threshold as a as a function of LxRT bits (DRC-Mode) | 52 | | Table 68. | RAM block for biquads, mixing, scaling and bass management | 58 | | Table 69. | SEL bitfield description | | | Table 70. | AMGC bitfield description | | | Table 71. | AMGC bitfield description | 61 | | Table 72. | Thermal data | | | Table 73. | Document revision history | 69 | STA335BWSQS List of figures # List of figures | nana doto | Figure 1. | Block diagram | 11 | |-----------|------------|--------------------------------------------------------------|----| | vww.ualc | Figure 2. | Pins of PowerSSO-36 (top view) | 12 | | | Figure 3. | Power-on sequence | 17 | | | Figure 4. | Test circuit 1 | 18 | | | Figure 5. | Test circuit 2 | 18 | | | Figure 6. | STA335BWSQS processing data flow | 19 | | | Figure 7. | Write mode sequence | 22 | | | Figure 8. | Read mode sequence | 22 | | | Figure 9. | OCFG = 00 (default value) | 37 | | | Figure 10. | OCFG = 01 | 37 | | | Figure 11. | OCFG = 10 | 37 | | | Figure 12. | STA335BWSQS output mapping scheme | 37 | | | Figure 13. | 2.0 channels (OCFG = 00) PWM slots | 38 | | | Figure 14. | 2.1 channels (OCFG = 01) PWM slots | 39 | | | Figure 15. | 2.1 channels (OCFG = 10) PWM slots | 40 | | | Figure 16. | Basic limiter and volume flow diagram | | | | Figure 17. | Application schematic | 62 | | | Figure 18. | PLL application scheme | 62 | | | Figure 19. | Output configuration for stereo BTL mode | | | | Figure 20. | Double-layer PCB with copper ground area and 16 via holes | | | | Figure 21. | PowerSSO-36 power derating curves | 64 | | | Figure 22. | PowerSSO-36 (slug-up) mechanical data and package dimensions | 66 | Description STA335BWSQS # 1 Description ### 1.1 Description The STA335BWSQS is an integration of digital audio processing, digital amplifier control, DDX<sup>®</sup> power-output stage and QSound QHD<sup>®</sup> technology to create a high-power single-chip DDX solution comprising high-quality, high-efficiency and all digital amplification. The STA335BWSQS is part of the SoundTerminal™ family that provides full digital audio streaming to the speaker offering cost effectiveness, low power dissipation and sound enrichment. The STA335BWSQS power section consists of four independent half-bridges. These can be configured via digital control to operate in different modes. 2.1 channels can be provided by two half-bridges and a single full-bridge, providing up to $2 \times 9 \text{ W} + 1 \times 20 \text{ W}$ of power output. Two channels can be provided by two full-bridges, providing up to $2 \times 20 \text{ W}$ of power. The IC can also be configured as a 2.1 channels with $2 \times 20 \text{ W}$ provided by the device and external power for DDX<sup>®</sup> power drive. Also provided in the STA335BWSQS are a full assortment of digital processing features. This includes up to four programmable 28-bit biquads (EQ) per channel, and bass/treble tone control. AutoModes enable a time-to-market advantage by substantially reducing the amount of software development needed for certain functions. This includes auto volume loudness, preset volume curves and preset EQ settings. New advanced AM radio-interference reduction modes. The serial audio data input interface accepts all possible formats, including the popular I<sup>2</sup>S format. Three channels of DDX® processing are provided. This high-quality conversion from PCM audio to DDX-patented 3-state PWM switching waveform provides over 100 dB of SNR and dynamic range. # 1.2 QSound QHD® Normally, reduced audio clarity is experienced due to the digital compression of music (and video-sound) combined with various audio processing techniques used in broadcast transmission. This is most apparent in products such as digital televisions and audio players. These devices are faced with a multitude of audio challenges, primarily associated with the small speakers, that are limited in location and cabinet housing, plus economized speaker drivers and components. As such, digital televisions and audio players are ideal candidates to benefit from stereo soundfield enhancement in order to deliver a full surround-like experience. QSound QHD<sup>®</sup> and its industry recognized QXpander<sup>®</sup> technology is a field-proven stereo soundfield enhancement technology that provides a broader stereo image width with greater separation and depth for stereo signals and synthesizes a 3-D stereo soundfield. QHD<sup>®</sup> removes the small centralized audio sweet spot by creating a very wide stereo image with full immersive audio. QHD<sup>®</sup> and its QXpander<sup>®</sup> technology have been incorporated into hundreds of QSound and third party hardware and software products, with total shipments in the millions. STA335BWSQS Description # 1.3 Block diagram Figure 1. Block diagram www.datasheet4u.com Pin list STA335BWSQS # 2 Pin list # 2.1 Pinout diagram Figure 2. Pins of PowerSSO-36 (top view) # 2.2 Pin description Table 2. Pin description | Pin | Туре | Name | Description | |-----|-------|-----------|--------------------------------------| | 1 | GND | GND_SUB | Substrate ground | | 2 | I | SA | I <sup>2</sup> C select address | | 3 | I | TEST_MODE | This pin must be connected to ground | | 4 | I/O | VSS | Internal reference at Vcc - 3.3 V | | 5 | I/O | VCC_REG | Internal Vcc reference | | 6 | 0 | OUT2B | Output half bridge 2B | | 7 | GND | GND2 | Power negative supply | | 8 | Power | VCC2 | Power positive supply | STA335BWSQS Pin list Table 2. Pin description (continued) www.datasheet4u.com | Pin | Туре | Name | Description | |-----|-------|-------------|-----------------------------------------------| | 9 | 0 | OUT2A | Output half bridge 2A | | 10 | 0 | OUT1B | Output half bridge 1B | | 11 | Power | VCC1 | Power positive supply | | 12 | GND | GND1 | Power negative supply | | 13 | I/O | OUT1A | Output half bridge 1A | | 14 | GND | GND_REG | Internal ground reference | | 15 | Power | VDD | Internal 3.3 V reference voltage | | 16 | I | CONFIG | Paralleled mode command | | 17 | 0 | OUT3B/DDX3B | PWM out CH3B - external bridge | | 18 | 0 | OUT3A/DDX3A | PWM out CH3A - external bridge | | 19 | 0 | EAPD/OUT4A | Power down for external bridge | | 20 | I | TWARN/OUT4B | Thermal warning from external bridge | | 21 | Power | VDD_DIG | Digital supply voltage | | 22 | GND | GND_DIG | Digital ground | | 23 | I | PWRDN | Power down | | 24 | Power | VDD_PLL | Positive supply for PLL | | 25 | I | FILTER_PLL | Connection to PLL filter | | 26 | GND | GND_PLL | Negative supply for PLL | | 27 | I | XTI | PLL input clock | | 28 | I | BICKI | I <sup>2</sup> S serial clock | | 29 | I | LRCKI | I <sup>2</sup> S left/right clock | | 30 | I | SDI | I <sup>2</sup> S serial data channels 1 and 2 | | 31 | I | RESET | Reset | | 32 | 0 | INT_LINE | Fault interrupt | | 33 | I/O | SDA | I <sup>2</sup> C serial data | | 34 | I | SCL | I <sup>2</sup> C serial clock | | 35 | GND | GND_DIG | Digital ground | | 36 | Power | VDD_DIG | Digital supply voltage | # 3 Electrical specifications # 3.1 Absolute maximum ratings Table 3. Absolute maximum ratings | | 3 | | | | | |------------------|-----------------------------------|------|-----|-----|------| | Symbol | Parameter | Min | Тур | Max | Unit | | V <sub>cc</sub> | Power supply voltage (VCC1, VCC2) | -0.3 | | 23 | ٧ | | VDD_DIG | Digital supply voltage | -0.3 | | 4 | ٧ | | VDD_PLL | PLL supply voltage | -0.3 | | 4 | | | T <sub>op</sub> | Operating junction temperature | 0 | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -40 | | 150 | °C | Note: Stresses beyond those listed under "Absolute maximum ratings" make cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "Recommended operating condition" are not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. In the real application, power supply with nominal value rated inside recommended operating conditions, may experience some rising beyond the maximum operating condition for short time when no or very low current is sinked (amplifier in mute state). In this case the reliability of the device is guaranteed, provided that the absolute maximum rating is not exceeded. # 3.2 Recommended operating condition Table 4. Recommended operating condition | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------------------------|-----|-----|------|------| | V <sub>cc</sub> | Power supply voltage (VCC1, VCC2) | 4.5 | | 21.5 | ٧ | | VDD_DIG | Digital supply voltage | 2.7 | 3.3 | 3.6 | V | | VDD_PLL | PLL supply voltage | 2.7 | 3.3 | 3.6 | ٧ | | T <sub>amb</sub> | Ambient temperature | -20 | | 70 | °C | # 3.3 Electrical specifications - digital section Table 5. Electrical specifications - digital section | www.datas | hee ymbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------|-----------------|----------------------------------------------|-------------------------|---------------|-----|---------------|------| | | I <sub>il</sub> | Low level input current without pull device | Vi = 0 V | -10 | | 10 | μΑ | | | l <sub>ih</sub> | High level input current without pull device | Vi = VDD_DIG<br>= 3.6 V | -10 | | 10 | μΑ | | | V <sub>il</sub> | Low level input voltage | | | | 0.2 * VDD_DIG | ٧ | | | V <sub>ih</sub> | High level input voltage | | 0.8 * VDD_DIG | | | ٧ | | | V <sub>ol</sub> | Low level output voltage | I <sub>ol</sub> = 2 mA | | | 0.4 * VDD_DIG | ٧ | | | V <sub>oh</sub> | High level output voltage | I <sub>oh</sub> = 2 mA | 0.8 * VDD_DIG | | | ٧ | | | I <sub>pu</sub> | Pull current | | -25 | 66 | 125 | μΑ | | | R <sub>pu</sub> | Equivalent pull resistance | | | 50 | | kΩ | # 3.4 Electrical specifications - power section The specifications given in this section are with the operating conditions $V_{CC}$ = 18 V, f = 1 kHz, $f_{sw}$ = 384 kHz, $T_{amb}$ = 25° C, $R_L$ = 8 $\Omega$ , unless otherwise specified. Table 6. Electrical specifications - power section | Symbol | Parameter Condition | | ions | Min | Тур | Max | Unit | |-------------------|--------------------------------------------------|-------------------------------|------------------------|-----|-----|-----|-------------| | | Output nower PTI | V - 19 V | THD = 1% | | 16 | | w | | Po | Output power BTL | V <sub>CC</sub> = 18 V | THD = 10% | | 20 | | ] <b>vv</b> | | FU | Output power SE | V <sub>CC</sub> = 18V | THD = 1% | | 4 | | w | | | Output power 3E | vCC = 10v | THD = 10% | | 5 | | ] ** | | R <sub>dsON</sub> | Power Pchannel/Nchannel<br>MOSFET (total bridge) | I <sub>d</sub> = 1.5 A | · | | 180 | 250 | mΩ | | gP | Power Pchannel RdsON matching | I <sub>d</sub> = 1.5 A | | | | | % | | gN | Power Nchannel RdsON matching | I <sub>d</sub> = 1.5 A | | 95 | | | % | | I <sub>dss</sub> | Power Pchannel/Nchannel<br>leakage ldss | V <sub>CC</sub> = 20 V | V <sub>CC</sub> = 20 V | | | 10 | μΑ | | g <sub>P</sub> | Power Pchannel RdsON<br>Matching | l <sub>d</sub> = 1.5 A | | 95 | | | % | | 9 <sub>N</sub> | Power Nchannel RdsON<br>Matching | I <sub>d</sub> = 1.5 A | | 95 | | | % | | Idss | Power Pchannel/Nchannel leakage | V <sub>CC</sub> = 20 V | | | | 10 | μА | | I <sub>LDT</sub> | Low current dead time (static) | Resistive load <sup>(1)</sup> | | | 8 | 15 | ns | | I <sub>HDT</sub> | High current dead time (dynamic) | $I_{load} = 1.5 A^{(1)}$ | | 15 | 30 | ns | | Table 6. Electrical specifications - power section (continued) | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------|-------------------|------------------------------------------------|---------------------------------------------------------------------------------|-----|-----|------|------| | | t <sub>r</sub> | Rise time | Resistive load <sup>(1)</sup> | | 10 | 18 | ns | | www.datas | heet4u.com | Fall time | Resistive load <sup>(1)</sup> | | 10 | 18 | ns | | | V <sub>cc</sub> | Supply voltage operating voltage | | 4.5 | | 21.5 | ٧ | | | | Supply current from Vcc in power down | PWRDN = 0 | | 0.1 | 1 | mA | | | I <sub>vcc</sub> | Supply current from Vcc in operation | PCM Input signal = -60 dBFS<br>Switching frequency = 384 kHz<br>No LC filters | | 52 | 60 | mA | | | I <sub>vdd</sub> | Supply current DDX processing (reference only) | Internal clock = 49.152 MHz | | 55 | 70 | mA | | | I <sub>lim</sub> | Overcurrent limit | (2) | 2.2 | 3.0 | 4.0 | Α | | | Isc | Short circuit protection | Hi-Z output | 2.7 | 3.6 | | Α | | | UVL | Under voltage protection | | | 3.5 | 4.3 | ٧ | | | t <sub>min</sub> | Output minimum pulse width | No load | 20 | 30 | 60 | ns | | | DR | Dynamic range | | | 100 | | dB | | | SNR | Signal to noise ratio, ternary mode | A-Weighted | | 100 | | dB | | | | Signal to noise ratio binary mode | | | 90 | | dB | | | PSSR | Power supply rejection ratio | DDX stereo mode, <5 kHz V <sub>RIPPLE</sub> = 1 V RMS Audio input = dither only | | 80 | | dB | | | THD+N | Total harmonic distortion + noise | DDX stereo mode, Po = 1 W<br>f = 1 kHz | | 0.2 | | % | | | X <sub>TALK</sub> | Crosstalk | DDX stereo mode, <5 kHz<br>One channel driven @ 1 W<br>Other channel measured | | 80 | | dB | | | | Peak efficiency, DDX mode | Po = 2 x 20 W into 8 Ω | | 90 | | | | | η | Peak efficiency, binary modes | Po = 2 x 9 W into 4 $\Omega$ ,<br>1 x 20 W into 8 $\Omega$ | | 87 | | % | <sup>1.</sup> Refer to Figure 4: Test circuit 1. <sup>2.</sup> Limit current if the register (OCRB par 6.1.3.3) overcurrent warning detect adjustment bypass is enabled. When disabled refer to Isc. # 3.5 Power-on sequence Figure 3. Power-on sequence www.datasheet4u.com #### Where: TR = minimum time between XTI master clock stable and Reset removal: 1 ms, TC = minimum time between Reset removal and I<sup>2</sup>C program, sequence start: 1ms. Note: Clock stable means: $f_{max} - f_{min} < 1 \text{ MHz}$ Note: No specific VCCx and VDD\_DIG turn—on sequence is required. # 3.6 Testing #### 3.6.1 Functional pin status Table 7. Functional pin status | Pin name | Pin # | Logic value | IC status | |----------|-------|-------------|-------------------------------------------------------------------------| | PWRDN | 23 | 0 | Low absorption | | PWRDN | 23 | 1 | Normal operation | | TWARN | 20 | 0 | From external power stage is indicated a temperature warning | | TWARN | 20 | 1 | Normal operation | | EAPD | 19 | 0 | Low absorption for power stage All internal regulators are switched off | | EAPD | 19 | 1 | Normal operation | www.datasheet4u.com Figure 4. Test circuit 1 Figure 5. Test circuit 2 # 4 Processing data paths www.datasheet4u.com Here after some pictures that represent the data processing paths inside STA335BWSQS. A first 2-times oversampling FIR filter allows a 2x fs audio processing. Then a selectable high pass filter removes the DC level. 4 biquads filter allow a full equalization system. A final crossover filter is present. This filter can eventually be used as a fifth biquad stage, see the I<sup>2</sup>C registers settings for this specific usage. A prescaler and a final post scaler allow a full control over the signal dynamic respectively before and after the filtering stages. A mixer function is also available. STA335BWSQS processing data flow Figure 6. If C1TCB=0 BTC: Bass Boost/Cut TTC: Treble Boost/Cit If DEMP=0 From I2S input interface If DSPB=0 and C1EQBP=0 x2 FIR R If C2TCB=0 If DEMP=0 TTC: Treble Boost/Cu If DSPB=0 and C2EQBP=0 C1Mx1 Channel 1/2 Biquad #5 + Hi-pass XO R C1Mx2 Channel 1/2 Hi-pass XO filter C2Mx2 C3Mx1 Channel 3 Biquad + Low-pass XO C3Mx2 ed by XO Setting Crossover Frequency dete User Defined If XO=0000 # 5 I<sup>2</sup>C bus specification www.datasheet4u.com The STA335BWSQS supports the I<sup>2</sup>C protocol via the input ports SCL and SDA\_IN (master to slave) and the output port SDA\_OUT (slave to master). This protocol defines any device that sends data on to the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master always starts the transfer and provides the serial clock for synchronization. STA335BWSQS is always a slave device in all of its communications. It supports up to 400 kb/s (fast-mode bit rate). STA335BWSQS I<sup>2</sup>C is a slave only interface. ### 5.1 Communication protocol #### 5.1.1 Data transition or change Data changes on the SDA line must only occur when the SCL clock is low. SDA transition while the clock is high is used to identify a START or STOP condition. #### 5.1.2 Start condition START is identified by a high to low transition of the data bus SDA signal while the clock signal SCL is stable in the high state. A START condition must precede any command for data transfer. #### 5.1.3 Stop condition STOP is identified by low to high transition of the data bus SDA signal while the clock signal SCL is stable in the high state. A STOP condition terminates communication between STA335BWSQS and the bus master. #### 5.1.4 Data input During the data input the STA335BWSQS samples the SDA signal on the rising edge of clock SCL. For correct device operation the SDA signal must be stable during the rising edge of the clock and the data can change only when the SCL line is low. # 5.2 Device addressing To start communication between the master and the STA335BWSQS, the master must initiate with a start condition. Following this, the master sends onto the SDA line 8-bits (MSB first) corresponding to the device select address and read or write mode. The seven most significant bits are the device address identifiers, corresponding to the $I^2C$ bus definition. In the STA335BWSQS the $I^2C$ interface has two device addresses depending on the SA port configuration, 0x38 when SA = 0, and 0x3A when SA = 1. The eighth bit (LSB) identifies read or write operation RW, this bit is set to 1 in read mode and 0 for write mode. After a START condition the STA335BWSQS identifies on the bus the device address and if a match is found, it acknowledges the identification on SDA bus during the 9th bit time. The byte following the device identification byte is the internal space address. 577 STA335BWSQS I<sup>2</sup>C bus specification #### 5.3 Write operation www.datasheet4u.com Following the START condition the master sends a device select code with the RW bit set to 0. The STA335BWSQS acknowledges this and the writes for the byte of internal address. After receiving the internal byte address the STA335BWSQS again responds with an acknowledgement. #### 5.3.1 Byte write In the byte write mode the master sends one data byte, this is acknowledged by the STA335BWSQS. The master then terminates the transfer by generating a STOP condition. ### 5.3.2 Multi-byte write The multi-byte write modes can start from any internal address. The master generating a STOP condition terminates the transfer. #### 5.4 Read operation #### 5.4.1 Current address byte read Following the START condition the master sends a device select code with the RW bit set to 1. The STA335BWSQS acknowledges this and then responds by sending one byte of data. The master then terminates the transfer by generating a STOP condition. #### 5.4.2 Current address multi-byte read The multi-byte read modes can start from any internal address. Sequential data bytes are read from sequential addresses within the STA335BWSQS. The master acknowledges each data byte read and then generates a STOP condition terminating the transfer. #### 5.4.3 Random address byte read Following the START condition the master sends a device select code with the RW bit set to 0. The STA335BWSQS acknowledges this and then the master writes the internal address byte. After receiving, the internal byte address the STA335BWSQS again responds with an acknowledgement. The master then initiates another START condition and sends the device select code with the RW bit set to 1. The STA335BWSQS acknowledges this and then responds by sending one byte of data. The master then terminates the transfer by generating a STOP condition. #### 5.4.4 Random address multi-byte read The multi-byte read modes could start from any internal address. Sequential data bytes are read from sequential addresses within the STA335BWSQS. The master acknowledges each data byte read and then generates a STOP condition terminating the transfer. 577 I<sup>2</sup>C bus specification # 5.4.5 Write mode sequence Figure 7. Write mode sequence ### 5.4.6 Read mode sequence Figure 8. Read mode sequence # 6 Register description www.datasheet4u.com You must not reprogram the register bits marked "Reserved". It is important that these bits keep their default reset values. Table 8. Register summary | Addr | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----------|-------|----------|-------|-------|-------|-------|--------|-------| | 0x00 | CONFA | FDRB | TWAB | TWRB | IR1 | IR0 | MCS2 | MCS1 | MCS0 | | 0x01 | CONFB | C2IM | C1IM | DSCKE | SAIFB | SAI3 | SAI2 | SAI1 | SAI0 | | 0x02 | CONFC | OCRB | Reserved | CSZ3 | CSZ2 | CSZ1 | CSZ0 | OM1 | ОМ0 | | 0x03 | CONFD | MME | ZDE | DRC | BQL | PSL | DSPB | DEMP | НРВ | | 0x04 | CONFE | SVE | ZCE | DCCV | PWMS | AME | NSBW | MPC | MPCV | | 0x05 | CONFF | EAPD | PWDN | ECLE | LDTE | BCLE | IDE | OCFG1 | OCFG0 | | 0x06 | MUTE/LOC | LOC1 | LOC0 | Rese | erved | СЗМ | C2M | C1M | MMUTE | | 0x07 | MVOL | MV7 | MV6 | MV5 | MV4 | MV3 | MV2 | MV1 | MV0 | | 0x08 | C1VOL | C1V7 | C1V6 | C1V5 | C1V4 | C1V3 | C1V2 | C1V1 | C1V0 | | 0x09 | C2VOL | C2V7 | C2V6 | C2V5 | C2V4 | C2V3 | C2V2 | C2V1 | C2V0 | | 0x0A | C3VOL | C3V7 | C3V6 | C3V5 | C3V4 | C3V3 | C3V2 | C3V1 | C3V0 | | 0x0B | AUTO1 | Rese | erved | AMGC1 | AMGC0 | | Reser | rved | | | 0x0C | AUTO2 | ХОЗ | XO2 | XO1 | XO0 | AMAM2 | AMAM1 | AMAM0 | AMAME | | 0x0D | AUTO3 | | | | Rese | erved | | | | | 0x0E | C1CFG | C1OM1 | C1OM0 | C1LS1 | C1LS0 | C1BO | C1VBP | C1EQBP | C1TCB | | 0x0F | C2CFG | C2OM1 | C2OM0 | C2LS1 | C2LS0 | C2BO | C2VBP | C2EQBP | C2TCB | | 0x10 | C3CFG | C3OM1 | СЗОМ0 | C3LS1 | C3LS0 | СЗВО | C3VBP | Rese | erved | | 0x11 | TONE | TTC3 | TTC2 | TTC1 | TTC0 | втс3 | BTC2 | BTC1 | BTC0 | | 0x12 | L1AR | L1A3 | L1A2 | L1A1 | L1A0 | L1R3 | L1R2 | L1R1 | L1R0 | | 0x13 | L1ATRT | L1AT3 | L1AT2 | L1AT1 | L1AT0 | L1RT3 | L1RT2 | L1RT1 | L1RT0 | | 0x14 | L2AR | L2A3 | L2A2 | L2A1 | L2A0 | L2R3 | L2R2 | L2R1 | L2R0 | | 0x15 | L2ATRT | L2AT3 | L2AT2 | L2AT1 | L2AT0 | L2RT3 | L2RT2 | L2RT1 | L2RT0 | | 0x16 | CFADDR | Rese | erved | CFA5 | CFA4 | CFA3 | CFA2 | CFA1 | CFA0 | | 0x17 | B1CF1 | C1B23 | C1B22 | C1B21 | C1B20 | C1B19 | C1B18 | C1B17 | C1B16 | | 0x18 | B1CF2 | C1B15 | C1B14 | C1B13 | C1B12 | C1B11 | C1B10 | C1B9 | C1B8 | | 0x19 | B1CF3 | C1B7 | C1B6 | C1B5 | C1B4 | C1B3 | C1B2 | C1B1 | C1B0 | | 0x1A | B2CF1 | C2B23 | C2B22 | C2B21 | C2B20 | C2B19 | C2B18 | C2B17 | C2B16 | | 0x1B | B2CF2 | C2B15 | C2B14 | C2B13 | C2B12 | C2B11 | C2B10 | C2B9 | C2B8 | | 0x1C | B2CF3 | C2B7 | C2B6 | C2B5 | C2B4 | C2B3 | C2B2 | C2B1 | C2B0 | | 0x1D | A1CF1 | C3B23 | C3B22 | C3B21 | C3B20 | C3B19 | C3B18 | C3B17 | C3B16 | 577 Table 8. Register summary (continued) www.datas | Addr | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----------|----------|----------|---------|---------|---------|----------|--------|--------| | 0x1E | A1CF2 | C3B15 | C3B14 | C3B13 | C3B12 | C3B11 | C3B10 | C3B9 | C3B8 | | ox1F | m A1CF3 | C3B7 | C3B6 | C3B5 | C3B4 | C3B3 | C3B2 | C3B1 | C3B0 | | 0x20 | A2CF1 | C4B23 | C4B22 | C4B21 | C4B20 | C4B19 | C4B18 | C4B17 | C4B16 | | 0x21 | A2CF2 | C4B15 | C4B14 | C4B13 | C4B12 | C4B11 | C4B10 | C4B9 | C4B8 | | 0x22 | A2CF3 | C4B7 | C4B6 | C4B5 | C4B4 | C4B3 | C4B2 | C4B1 | C4B0 | | 0x23 | B0CF1 | C5B23 | C5B22 | C5B21 | C5B20 | C5B19 | C5B18 | C5B17 | C5B16 | | 0x24 | B0CF2 | C5B15 | C5B14 | C5B13 | C5B12 | C5B11 | C5B10 | C5B9 | C5B8 | | 0x25 | B0CF3 | C5B7 | C5B6 | C5B5 | C5B4 | C5B3 | C5B2 | C5B1 | C5B0 | | 0x26 | CFUD | Reserved | | | | RA | R1 | WA | W1 | | 0x27 | MPCC1 | MPCC15 | MPCC14 | MPCC13 | MPCC12 | MPCC11 | MPCC10 | MPCC9 | MPCC8 | | 0x28 | MPCC2 | MPCC7 | MPCC6 | MPCC5 | MPCC4 | MPCC3 | MPCC2 | MPCC1 | MPCC0 | | 0x29 | DCC1 | DCC15 | DCC14 | DCC13 | DCC12 | DCC11 | DCC10 | DCC9 | DCC8 | | 0x2A | DCC2 | DCC7 | DCC6 | DCC5 | DCC4 | DCC3 | DCC2 | DCC1 | DCC0 | | 0x2B | FDRC1 | FDRC15 | FDRC14 | FDRC13 | FDRC12 | FDRC11 | FDRC10 | FDRC9 | FDRC8 | | 0x2C | FDRC2 | FDRC7 | FDRC6 | FDRC5 | FDRC4 | FDRC3 | FDRC2 | FDRC1 | FDRC0 | | 0x2D | STATUS | PLLUL | FAULT | UVFAULT | OVFAULT | OCFAULT | OCWARN | TFAULT | TWARN | | 0x2E | Reserved | Rese | erved | RO1BACT | R5BACT | R4BACT | R3BACT | R2BACT | R1BACT | | 0x2F | Reserved | Rese | erved | R01BEND | R5BEND | R4BEND | R3BEND | R2BEND | R1BEND | | 0x30 | Reserved | | Reserved | | R5BBAD | R4BBAD | R3BBAD | R2BBAD | R1BBAD | | 0x31 | EQCFG | ХОВ | Res | erved | AMGC3 | AMGC2 | Reserved | SEL1 | SEL0 | # 6.1 Configuration register A (addr 0x00) www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|-----|-----|------|------|------| | FDRB | TWAB | TWRB | IR1 | IR0 | MCS2 | MCS1 | MCS0 | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | #### 6.1.1 Master clock select Table 9. MCS | Bit | RW | RST | Name | Description | |-----|----|-----|------|--------------------------------------------------------------------------------------------| | 0 | RW | 1 | MCS0 | 2- | | 1 | RW | 1 | MCS1 | Selects the ratio between the input I <sup>2</sup> S sample frequency and the input clock. | | 2 | RW | 0 | MCS2 | | The STA335BWSQS supports sample rates of 32 kHz, 44.1 kHz, 48 kHz, 88.2 kHz, 96 kHz, 176.4 kHz, and 192 kHz. Therefore the internal clock is: - 32.768 MHz for 32 kHz - 45.1584 MHz for 44.1 kHz, 88.2 kHz, and 176.4 kHz - 49.152 MHz for 48 kHz, 96 kHz, and 192 kHz The external clock frequency provided to the XTI pin must be a multiple of the input sample frequency $(f_s)$ . The relationship between the input clock and the input sample rate is determined by both the MCSx and the IR (input rate) register bits. The MCSx bits determine the PLL factor generating the internal clock and the IR bit determines the oversampling ratio used internally Table 10. Input sampling rates | Input sample rate fs (kHz) | IR | MCS[2:0] | | | | | | |-----------------------------|----|----------|-------|-------|-------|-------|-------| | | | 101 | 100 | 011 | 010 | 001 | 000 | | 32, 44.1, 48 | 00 | 576fs | 128fs | 256fs | 384fs | 512fs | 768fs | | 88.2, 96 | 01 | NA | 64fs | 128fs | 192fs | 256fs | 384fs | | 176.4, 192 | 1X | NA | 32fs | 64fs | 96fs | 128fs | 192fs | #### 6.1.2 Interpolation ratio select Table 11. IR www.datasheet4u.com | Bit | RW | RST | Name | Description | |-----|----|-----|---------|---------------------------------------------------------------------------------------| | 4:3 | RW | 00 | IR[1:0] | Selects internal interpolation ratio based on input I <sup>2</sup> S sample frequency | The STA335BWSQS has variable interpolation (oversampling) settings such that internal processing and DDX output rates remain consistent. The first processing block interpolates by either 2-times or 1-time (pass-through) or provides a 2-times downsample. The oversampling ratio of this interpolation is determined by the IR bits. Table 12. IR bit settings as a function of input sample rate | | | <u> </u> | |----------------------------|----|-------------------------------| | Input sample rate Fs (kHz) | IR | 1st stage interpolation ratio | | 32 | 00 | 2 times oversampling | | 44.1 | 00 | 2 times oversampling | | 48 | 00 | 2 times oversampling | | 88.2 | 01 | Pass-through | | 96 | 01 | Pass-through | | 176.4 | 10 | 2 times downsampling | | 192 | 10 | 2 times downsampling | #### 6.1.3 Thermal warning recovery bypass Table 13. TWRB | i | Bit | RW | RST | Name | Description | |---|-----|----|-----|------|------------------------------------------------------------------------| | | 5 | RW | 1 | TWRB | Thermal warning recovery enabled Thermal warning recovery disabled | If the thermal warning adjustment is enabled (TWAB = 0), then the thermal warning recovery determines if the -3 dB output limit is removed when thermal warning is negative. If TWRB = 0 and TWAB = 0, then when a thermal warning disappears the -3 dB output limit is removed and the gain is added back to the system. If TWRB = 1 and TWAB = 0, then when a thermal warning disappears the -3 dB output limit remains until TWRB is changed to zero or the device is reset. #### 6.1.4 Thermal warning adjustment bypass Table 14. TWAB www.datasheet4u.com | Bit | RW | RST | Name | Description | |-----|----|-----|------|----------------------------------------------------------------------------| | 6 | RW | 1 | TWAB | Thermal warning adjustment enabled Thermal warning adjustment disabled | The on-chip STA335BWSQS power output block provides feedback to the digital controller using inputs to the power control block. The TWARN input is used to indicate a thermal warning condition. When TWARN is asserted (set to 0) for a period of time greater than 400 ms, the power control block forces a -3 dB output limit (determined by TWOCL in the coefficient RAM) to the modulation limit in an attempt to eliminate the thermal warning condition. Once the thermal warning output limit adjustment is applied, it remains in this state until reset, unless FDRB = 0. #### 6.1.5 Fault detect recovery bypass Table 15. FDRB | Bit | RW | RST | Name | Description | |-----|----|-----|------|-------------------------------------------------------------------------| | 7 | RW | 0 | FDRB | covery enabled detect recovery enabled detect recovery disabled | The on-chip STA335BWSQS power output block provides feedback to the digital controller using inputs to the power control block. The FAULT input is used to indicate a fault condition (either over-current or thermal). When FAULT is asserted (set to 0), the power control block attempts a recovery from the fault by asserting the 3-state output (setting it to 0 which directs the power output block to begin recovery), holds it at 0 for period of time in the range of 0.1 ms to 1 s as defined by the fault-detect recovery constant register (FDRC registers 0x29, 0x2A), then toggles it back to 1. This sequence is repeated as log as the fault indication exists. This feature is enabled by default but can be bypassed by setting the FDRB control bit to 1. # 6.2 Configuration register B (addr 0x01) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|-------|-------|------|------|------|------| | C2IM | C1IM | DSCKE | SAIFB | SAI3 | SAI2 | SAI1 | SAI0 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.2.1 Serial audio input interface format Table 16. SAI | Bit | RW | RST | Name | Description | |-----|----|-----|------|-----------------------------------------------------| | 0 | RW | 0 | SAI0 | | | 1 | RW | 0 | SAI1 | Determines the interface format of the input serial | | 2 | RW | 0 | SAI2 | digital audio interface. | | 3 | RW | 0 | SAI3 | | 57 #### 6.2.2 Serial data interface www.datasheet4u.com The STA335BWSQS audio serial input was designed to interface with standard digital audio components and to accept a number of serial data formats. STA335BWSQS always acts a slave when receiving audio input from standard digital audio components. Serial data for two channels is provided using three inputs: left/right clock LRCKI, serial clock BICKI, and serial data 1 and 2 SDI12. The SAI register (configuration register B (0x01), bits D3 to D0) and the SAIFB register (configuration register B (0x01), bit D4) are used to specify the serial data format. The default serial data format is $I^2S$ , MSB-first. Available formats are shown in the tables and figure that follow. #### 6.2.3 Serial data first bit Table 17. SAIFB | SAIFB | Format | | | |-------|-----------|--|--| | 0 | MSB-first | | | | 1 | LSB-first | | | Table 18. Support serial audio input formats for MSB-first (SAIFB = 0) | ВІСКІ | SAI [3:0] | SAIFB | Interface format | |-------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------| | 32fs | 0000 | 0 | I <sup>2</sup> S 15-bit data | | 3215 | 0001 | 0 I <sup>2</sup> S 15-bit data 0 Left/right-justified 0 I <sup>2</sup> S 16 to 23-bit data 0 Left-justified 16 to 0 Right-justified 24- 0 Right-justified 20- 0 Right-justified 18- 0 Right-justified 16- 0 I <sup>2</sup> S 16 to 24-bit data 0 Left-justified 16 to 0 Right-justified 24- 0 Right-justified 24- 0 Right-justified 20- 0 Right-justified 20- | Left/right-justified 16-bit data | | | 0000 | 0 | I <sup>2</sup> S 16 to 23-bit data | | | 0001 | 0 | Left-justified 16 to 24-bit data | | 48fs | 0010 | 0 | Right-justified 24-bit data | | 4015 | 0110 | 0 | Right-justified 20-bit data | | | 1010 | 0 | Right-justified 18-bit data | | | 1110 0 | Right-justified 16-bit data | | | | 0000 | 0 | I <sup>2</sup> S 16 to 24-bit data | | | 0001 | 0 | Left-justified 16 to 24-bit data | | 64fs | 0010 | 0 | Right-justified 24-bit data | | 0415 | 0110 | 0 | Right-justified 20-bit data | | | 1010 | 0 | Right-justified 18-bit data | | | 1110 | 0 | Right-justified 16-bit data | Table 19. Supported serial audio input formats for LSB-first (SAIFB = 1) www.datasheet4u.com | віскі | SAI [3:0] | SAIFB | Interface Format | |-------|-----------|-------|----------------------------------------| | 32fs | 1100 | 1 | I <sup>2</sup> S 15-bit data | | 3215 | 1110 | 1 | Left/right-justified 16-bit data | | | 0100 | 1 | I <sup>2</sup> S 23-bit data | | | 0100 | 1 | I <sup>2</sup> S 20-bit data | | | 1000 | 1 | I <sup>2</sup> S 18-bit data | | | 1100 | 1 | LSB first I <sup>2</sup> S 16-bit data | | | 0001 | 1 | Left-justified 24-bit data | | 406- | 0101 | 1 | Left-justified 20-bit data | | 48fs | 1001 | 1 | Left-justified 18-bit data | | | 1101 | 1 | Left-justified 16-bit data | | | 0010 | 1 | Right-justified 24-bit data | | | 0110 | 1 | Right-justified 20-bit data | | | 1010 | 1 | Right-justified 18-bit data | | | 1110 | 1 | Right-justified 16-bit data | | | 0000 | 1 | I <sup>2</sup> S 24-bit data | | | 0100 | 1 | I <sup>2</sup> S 20-bit data | | | 1000 | 1 | I <sup>2</sup> S 18-bit data | | | 1100 | 1 | LSB first I <sup>2</sup> S 16-bit data | | | 0001 | 1 | Left-justified 24-bit data | | 0.45- | 0101 | 1 | Left-justified 20-bit data | | 64fs | 1001 | 1 | Left-justified 18-bit data | | | 1101 | 1 | Left-justified 16-bit data | | | 0010 | 1 | Right-justified 24-bit data | | | 0110 | 1 | Right-justified 20-bit data | | | 1010 | 1 | Right-justified 18-bit data | | | 1110 | 1 | Right-justified 16-bit data | # 6.2.4 Delay serial clock enable Table 20. DSCKE | Bit | RW | RST | Name | Description | | | |-----|----|-----|-------|---------------------------------------------------------------------------------------------------------------------|--|--| | 5 | RW | 0 | DSCKE | No serial clock delay Serial clock delay by 1 core clock cycle to tolerate anomalies in some I2S master devices | | | #### 6.2.5 Channel input mapping Table 21. CnIM www.datasheet4u.com | Bit | RW | RST | ST Name Description | | | | | |-----|----|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 6 | RW | 0 | | 0: Processing channel 1 receives Left I <sup>2</sup> S Input 1: Processing channel 1 receives Right I <sup>2</sup> S Input | | | | | 7 | RW | 1 | | 0: Processing channel 2 receives Left I <sup>2</sup> S Input<br>1: Processing channel 2 receives Right I <sup>2</sup> S Input | | | | Each channel received via I<sup>2</sup>S can be mapped to any internal processing channel via the Channel Input Mapping registers. This allows for flexibility in processing. The default settings of these registers map each I<sup>2</sup>S input channel to its corresponding processing channel. # 6.3 Configuration register C (addr 0x02) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----------|------|------|------|------|-----|-----| | OCRB | Reserved | CSZ3 | CSZ2 | CSZ1 | CSZ0 | OM1 | ОМО | | 1 | | 0 | 1 | 0 | 1 | 1 | 1 | # 6.3.1 DDX<sup>®</sup> power output mode Table 22. OM | Bit | RW | RST | Name | Description | |-----|----|-----|------|--------------------------------------| | 0 | RW | 1 | OM0 | Selects configuration of DDX output. | | 1 | RW | 1 | OM1 | Gelects configuration of DDA output. | The DDX power output mode selects how the DDX output timing is configured. Different power devices use different output modes. Table 23. Output modes | OM[1,0] | Output stage mode | | |-------------------------------------------------|----------------------|--| | 00 | 00 Drop compensation | | | 01 Discrete output stage - tapered compensation | | | | 10 Full power mode | | | | 11 Variable drop compensation (CSZx bits) | | | # 6.3.2 DDX<sup>®</sup> compensating pulse size register Table 24. CSZ www.datasheet4u.com | Bit | RW | RST | Name | Description | |-----|----|-----|------|-------------------------------------------------------------------------------------------------| | 2 | RW | 1 | CSZ0 | | | 3 | RW | 0 | CSZ1 | When OM[1,0] = 11, this register determines the size of the DDX compensating pulse from 0 clock | | 4 | RW | 1 | CSZ2 | ticks to 15 clock periods. | | 5 | RW | 0 | CSZ3 | | #### Table 25. Compensating pulse size | CSZ[3:0] | Compensating Pulse Size | | |----------------------------------------------------------|--------------------------------------------------------|--| | 0000 | 0000 0 ns (0 tick) compensating pulse size | | | 0001 20 ns (1 tick) clock period compensating pulse size | | | | | | | | 1111 | 300 ns (15 ticks) clock period compensating pulse size | | #### 6.3.3 Over-current warning detect adjustment bypass Table 26. OCRB | Bit | RW | RST | Name | Description | |-----|----|-----|------|-----------------------------------------------------------------------------------------| | 7 | RW | 1 | OCRB | O: Over-Current warning Adjustment enabled Over-Current warning Adjustment disabled | The OCWARN input is used to indicate an over-current warning condition. When OCWARN is asserted (set to 0), the power control block forces an adjustment to the modulation limit (default is -3 dB) in an attempt to eliminate the over-current warning condition. Once the over-current warning volume adjustment is applied, it remains in this state until reset is applied. The level of adjustment can be changed via the TWOCL (thermal warning/over current limit) setting which is address 0x37 of the user defined coefficient RAM. # 6.4 Configuration register D (addr 0x03) www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-----|------|------|-----| | MME | ZDE | DRC | BQL | PSL | DSPB | DEMP | HPB | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.4.1 High-pass filter bypass Table 27. HPB | Bit | RW | RST | Name | Description | |-----|----|-----|------|-----------------------------------------------------------------------| | 0 | RW | 0 | НРВ | Setting of one bypasses internal AC coupling digital high-pass filter | The STA335BWSQS features an internal digital high-pass filter for the purpose of AC coupling. The purpose of this filter is to prevent DC signals from passing through a DDX<sup>®</sup> amplifier. DC signals can cause speaker damage. When HPB = 0, this filter is enabled. #### 6.4.2 De-emphasis Table 28. DEMP | Bit | RW | RST | Name | Description | |-----|----|-----|------|-------------------------------------| | 1 | RW | 0 | DEMP | 0: No de-emphasis<br>1: De-emphasis | Setting the DEMP bit enables de-emphasis on all channels ### 6.4.3 DSP bypass Table 29. DSPB | Bit | RW | RST | Name | Description | |-----|----|-----|------|---------------------------------------------------------------------| | 2 | RW | 0 | DSPB | Normal operation Bypass of biquad and bass/treble functionality | Setting the DSPB bit bypasses the EQ functionality of the STA335BWSQS. #### 6.4.4 Post-scale link Table 30. PSL | Bit | RW | RST | Name | Description | |-----|----|-----|------|------------------------------------------------------------------------------------------------| | 3 | RW | 0 | PSL | Each channel uses individual post-scale value Each channel uses channel 1 post-scale value | Post-scale functionality can be used for power-supply error correction. For multi-channel applications running off the same power-supply, the post-scale values can be linked to the value of channel 1 for ease of use and update the values faster. #### 6.4.5 Biquad coefficient link Table 31. BQL www.datasheet4u.com | Bit | RW | RST | Name | Description | |-----|----|-----|------|-----------------------------------------------------------------------------------------| | 4 | RW | 0 | BQL | Each channel uses coefficient values Each channel uses channel 1 coefficient values | For ease of use, all channels can use the biquad coefficients loaded into the Channel 1 Coefficient RAM space by setting the BQL bit to 1. Therefore, any EQ updates only have to be performed once. #### 6.4.6 Dynamic range compression/anti-clipping bit Table 32. DRC | Bit | RW | RST | Name | Description | |-----|----|-----|------|---------------------------------------------------------------------------------------------| | 5 | RW | 0 | DRC | C: Limiters act in anti-clipping mode I: Limiters act in dynamic range compression mode | Both limiters can be used in one of two ways, anti-clipping or dynamic range compression. When used in anti-clipping mode the limiter threshold values are constant and dependent on the limiter settings. In dynamic range compression mode the limiter threshold values vary with the volume settings allowing a night-time listening mode that provides a reduction in the dynamic range regardless of the volume level. #### 6.4.7 Zero-detect mute enable Table 33. ZDE | Bit | RW | RST | Name | Description | |-----|----|-----|------|------------------------------------------| | 6 | RW | 1 | ZDE | 1: Enable the automatic zero-detect mute | Setting the ZDE bit enables the zero-detect automatic mute. The zero-detect circuit looks at the data for each processing channel at the output of the crossover (bass management) filter. If any channel receives 2048 consecutive zero value samples (regardless of fs) then that individual channel is muted if this function is enabled. #### 6.4.8 MiamiMode enable Table 34. MME | Bit | RW | RST | Name | Description | |-----|----|-----|-------|----------------------------------------------------------------------| | 7 | RW | 0 | I MME | Sub mix into Left/Right disabled Sub mix into Left/Right enabled | # 6.5 Configuration register E (addr 0x04) www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|------|------|-----|------|-----|------| | SVE | ZCE | DCCV | PWMS | AME | NSBW | MPC | MPCV | | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | #### 6.5.1 Max power correction variable #### Table 35. MPCV | Bit | RW | RST | Name | Description | | | |-----|----|-----|------|--------------------------------------------------------------------|--|--| | 0 | RW | 0 | MPCV | Use standard MPC coefficient Use MPCC bits for MPC coefficient | | | #### 6.5.2 Max power correction Table 36. MPC | Bit | RW | RST | Name | Description | | | | |-----|----|-----|------|-----------------------------------------------------------------------------|--|--|--| | 1 | RW | 1 | MPC | Enable power bridge correction for THD reduction near maximum power output. | | | | Setting the MPC bit turns on special processing that corrects the STA335BWSQS power device at high power. This mode should lower the THD+N of a full DDX system at maximum power output and slightly below. If enabled, MPC is operational in all output modes except tapered (OM[1,0] = 01) and binary. When OCFG = 00, MPC will not effect channels 3 and 4, the line-out channels. #### 6.5.3 Noise-shaper bandwidth selection Table 37. NSBW | Bit | RW | RST | Name | Description | | |-----|----|-----|------|--------------------------------------|--| | 2 | RW | 0 | NSBW | 1: Third order NS 0: Fourth order NS | | #### 6.5.4 AM mode enable Table 38. AME | Bit | RW | RST | Name | Description | |-----|----|-----|------|-----------------------------------------------------------| | 3 | RW | 0 | AME | Normal DDX operation. AM reduction mode DDX operation | STA335BWSQS features a DDX processing mode that minimizes the amount of noise generated in frequency range of AM radio. This mode is intended for use when DDX is operating in a device with an AM tuner active. The SNR of the DDX processing is reduced to approximately 83 dB in this mode, which is still greater than the SNR of AM radio. #### 6.5.5 PWM speed mode #### Table 39. PWMS www.datasheet4u.com | Bit | RW | RST | Name | Description | |-----|----|-----|------|---------------------------------------------------------------------------------| | 4 | RW | 0 | PWMS | 0: Normal speed (384 kHz) all channels<br>1: Odd speed (341.3 kHz) all channels | #### 6.5.6 Distortion compensation variable enable #### Table 40. DCCV | Bit | RW | RST | Name | Description | | | |-----|----|-----|------|-------------------------------------------------------|--|--| | 5 | RW | 0 | DCCV | 0: Uses preset DC coefficient 1: Uses DCC coefficient | | | # 6.5.7 Zero-crossing volume enable Table 41. ZCE | Bit | RW | RST | Name | Description | | | |-----|----|-----|------|--------------------------------------------------------------------------------------------------|--|--| | 6 | RW | 1 | ZCE | Volume adjustments only occur at digital zero-crossings Volume adjustments occur immediately | | | The ZCE bit enables zero-crossing volume adjustments. When volume is adjusted on digital zero-crossings no clicks are audible. # 6.5.8 Soft volume update enable Table 42. SVE | Bit | RW RST Name | | Name | Description | | | |-----|-------------|---|------|--------------------------------------------------------------------------------------------|--|--| | 7 | RW | 1 | SVE | Volume adjustments ramp according to SVR settings Volume adjustments occur immediately | | | # 6.6 Configuration register F (addr 0x05) www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|-----|-------|-------| | EAPD | PWDN | ECLE | LDTE | BCLE | IDE | OCFG1 | OCFG0 | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | ### 6.6.1 Output configuration #### Table 43. OCFG | I | Bit | RW | RST | Name | Description | | |---|-----|----|-----|-------|------------------------------------|--| | | 0 | RW | 0 | OCFG0 | - Selects the output configuration | | | | 1 | RW | 0 | OCFG1 | | | Table 44. Output configuration engine selection | OCFG[1:0] | Output configuration | Config pin | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | 00 | 2 channel (full-bridge) power, 2 channel data-out: 1A/1B → 1A/1B 2A/2B → 2A/2B LineOut1 → 3A/3B LineOut2 → 4A/4B Line Out Configuration determined by LOC register | 0 | | 01 | 2 (half-bridge), 1 (full-bridge) on-board power:<br>1A $\rightarrow$ 1A, Binary 0 °<br>2A $\rightarrow$ 1B, Binary 90°<br>3A/3B $\rightarrow$ 2A/2B, Binary 45°<br>1A/B $\rightarrow$ 3A/B, Binary 0°<br>2A/B $\rightarrow$ 4A/B, Binary 90° | 0 | | 10 | 2 channel (full-bridge) power, 1 channel DDX: 1A/1B → 1A/1B 2A/2B → 2A/2B 3A/3B → 3A/3B EAPDEXT and TWARNEXT Active | 0 | | 11 | 1 channel mono-parallel: $3A \rightarrow 1A/1B$ , w/ C3BO 45° $3B \rightarrow 2A/2B$ , w/ C3BO 45° $1A/1B \rightarrow 3A/3B$ $2A/2B \rightarrow 4A/4B$ | 1 | Note: To the left of the arrow is the processing channel. When using channel output mapping, any of the three processing channel outputs can be used for any of the three inputs. OCFG = 00 (default value) Figure 9. Channel 1 www.datasheet4u.com OUT1B OUT2B OUT3A LineOut 1 LPF OUT3B LineOut 2 OUT4B LPF Figure 10. OCFG = 01 Figure 11. **OCFG = 10** OCFG = 11 STA335BWSQS can be configured to support different output configurations. For each PWM output channel a PWM slot is defined. The PWM slot always has a time duration of 1/(8 \* Fs) seconds. The PWM slot defines the maximum extension for PWM rising and falling edges, that is, rising edge as far as the falling edge cannot range outside PWM slot boundaries. Figure 12. STA335BWSQS output mapping scheme For each configuration the PWM from the digital driver are mapped in different way to the power stage: #### 2.0 channels, two full bridges (OCFG = 00) www.datasheet4u.com - DDX1A OUT1A - DDX1B OUT1B - DDX2A OUT2A - DDX2B OUT2B - DDX3A OUT3A - DDX3B OUT3B - DDX4A OUT4A - DDX4B OUT4B - DDX1A/1B configured as ternary - DDX2A/2B configured as ternary - DDX3A/3B configured as line-out ternary - DDX4A/4B configured as line-out ternary On channel 3 line out (LOC bits = 00) the same data as channel 1 processing are sent. On channel 4 line out (LOC bits = 00) the same data as channel 2 processing are sent. In this configuration, no volume control or EQ have effect on channel 3 and 4. In this configuration the PWM slot phase is the following as shown in the next figures. Figure 13. 2.0 channels (OCFG = 00) PWM slots www.datasheet4u.com #### 2.1 channels, two half bridges + one full bridge (OCFG = 01) - DDX1A OUT1A - DDX2A OUT1B - DDX3A OUT2A - DDX3B OUT2B - DDX1A OUT3A - DDX1B OUT3B - DDX2A OUT4A - DDX2B OUT4B - DDX1A/1B configured as binary - DDX2A/2B configured as binary - DDX3A/3B configured as binary - DDX4A/4B is not used In this configuration, channel 3 has full control (for example, on volume and EQ). On OUT3/OUT4 channels the channel 1 and channel 2 PWM are replicated. In this configuration the PWM slot phase is the following as shown in the next figures: Figure 14. 2.1 channels (OCFG = 01) PWM slots #### 2.1 channels, two full bridge + one external full bridge (OCFG = 10) - DDX1A OUT1A - DDX1B OUT1B - DDX2A OUT2A www.datasheet4u.com - DDX2B OUT2B - DDX3A OUT3A - DDX3B OUT3B - EAPD OUT4A - TWARN OUT4B - DDX1A/1B configured as ternary - DDX2A/2B configured as ternary - DDX3A/3B configured as ternary - DDX4A/4B is not used In this configuration, channel 3 has full control (volume, EQ, etc...). On OUT4 channel the external bridge control signals are muxed. In this configuration the PWM slot phase is the following as shown in the next figures: Figure 15. 2.1 channels (OCFG = 10) PWM slots #### 6.6.2 Invalid input detect mute enable Table 45. IDE | Bit | RW | RST | Name | Description | |-----|----|-----|------|--------------------------------------------------------------| | 2 | RW | 1 | IDE | Setting of 1 enables the automatic invalid input detect mute | Setting the IDE bit enables this function, which looks at the input I<sup>2</sup>S data and will automatically mute if the signals are perceived as invalid. #### 6.6.3 Binary output mode clock loss detection Table 46. BCLE www.datasheet4u.com | | Bit | RW | RST | Name | Description | | | | | | |---|-----|----|-----|------|------------------------------------------------|--|--|--|--|--| | Ī | 3 | RW | 1 | BCLE | Binary output mode clock loss detection enable | | | | | | Detects loss of input MCLK in binary mode and will output 50% duty cycle. #### 6.6.4 LRCK double trigger protection Table 47. LDTE | Bit | RW | RST | Name | Description | |-----|-----------|-----|------|----------------------------------------| | 4 | RW 1 LDTE | | LDTE | LRCLK double trigger protection enable | Actively prevents double trigger of LRCLK. #### 6.6.5 Auto EAPD on clock loss Table 48. ECLE | Bit | RW | RST | Name | Description | | | | | |-----|----|-----|------|-------------------------|--|--|--|--| | 5 | RW | 0 | ECLE | Auto EAPD on clock loss | | | | | When active, issues a power device power down signal (EAPD) on clock loss detection. ### 6.6.6 IC power down Table 49. PWDN | Bit | RW | RST | Name | Description | |-----|----|-----|------|-----------------------------------------------------------------| | 7 | RW | 1 | PWDN | O: IC power down low-power condition I: IC normal operation | The PWDN register is used to place the IC in a low-power state. When PWDN is written as 0, the output begins a soft-mute. After the mute condition is reached, EAPD is asserted to power down the power-stage, then the master clock to all internal hardware expect the I<sup>2</sup>C block is gated. This places the IC in a very low power consumption state. #### 6.6.7 External amplifier power down Table 50. EAPD | Bit | RW | RST | RST Name Description | | |-----|----|-----|----------------------|-------------------------------------------------------------| | 7 | RW | 0 | EAPD | External power stage power down active Normal operation | The EAPD register directly disables/enables the internal power circuitry. When EAPD = 0, the internal power section is placed on a low-power state (disabled). This register also controls the DDX4B/EAPD output pin when OCFG = 10. 57/ ### 6.7 Volume control registers (addr 0x06 to 0x0A) ### 6.7.1 Mute/line output configuration register www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|----------|----|-----|-----|-----|-------| | LOC1 | LOC0 | Reserved | | СЗМ | C2M | C1M | MMUTE | | 0 | 0 | | | 0 | 0 | 0 | 0 | #### Table 51. LOC | LOC[1:0] | Line output configuration | |----------|---------------------------------------------------------------| | 00 | Line output fixed - no volume, no EQ | | 01 | Line output variable - CH3 volume effects line output, no EQ | | 10 | Line output variable with EQ - CH3 volume effects line output | Line output is only active when OCFG = 00. In this case LOC determines the line output configuration. The source of the line output is always the channel 1 and 2 inputs. ### 6.7.2 Master volume register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-----|-----|-----|-----| | MV7 | MV6 | MV5 | MV4 | MV3 | MV2 | MV1 | MV0 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### 6.7.3 Channel 1 volume | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C1V7 | C1V6 | C1V5 | C1V4 | C1V3 | C1V2 | C1V1 | C1V0 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | #### 6.7.4 Channel 2 volume | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C2V7 | C2V6 | C2V5 | C2V4 | C2V3 | C2V2 | C2V1 | C2V0 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | #### 6.7.5 Channel 3 and line-output volume www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C3V7 | C3V6 | C3V5 | C3V4 | C3V3 | C3V2 | C3V1 | C3V0 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | The Volume structure of the STA335BWSQS consists of individual volume registers for each channel and a master volume register that provides an offset to each channels volume setting. The individual channel volumes are adjustable in 0.5-dB steps from +48 dB to -80 dB. As an example if C3V = 0x00 or +48 dB and MV = 0x18 or -12 dB, then the total gain for channel 3 = +36 dB. The Master Mute when set to 1 mutes all channels at once, whereas the individual channel mutes (CxM) mutes only that channel. Both the master mute and the channel mutes provide a "soft" mute with the volume ramping down to mute in 4096 samples from the maximum volume setting at the internal processing rate (approximately 96 kHz). A "hard mute" can be obtained by commanding a value of 0xFF (255) to any channel volume register or the master volume register. When volume offsets are provided via the master volume register any channel that whose total volume is less than -80 dB is muted. All changes in volume take place at zero-crossings when ZCE = 1 (configuration register F) on a per channel basis as this creates the smoothest possible volume transitions. When ZCE = 0, volume updates occur immediately. Table 52. Master volume offset as a function of MV[7:0] | MV[7:0] | Volume offset from channel value | |-----------------|----------------------------------| | 00000000 (0x00) | 0 dB | | 00000001 (0x01) | -0.5 dB | | 00000010 (0x02) | -1 dB | | | | | 01001100 (0x4C) | -38 dB | | | | | 11111110 (0xFE) | -127.5 dB | | 11111111 (0xFF) | Hard master mute | Table 53. Channel volume as a function of CxV[7:0] | CxV[7:0] | Volume | |-----------------|----------| | 00000000 (0x00) | +48 dB | | 00000001 (0x01) | +47.5 dB | | 00000010 (0x02) | +47 dB | | | | | 01011111 (0x5F) | +0.5 dB | | 01100000 (0x60) | 0 dB | | 01100001 (0x61) | -0.5 dB | 5/ Table 53. Channel volume as a function of CxV[7:0] (continued) www.datasheet4u.com | CxV[7:0] | Volume | |-----------------|-------------------| | | | | 11010111 (0xD7) | -59.5 dB | | 11011000 (0xD8) | -60 dB | | 11011001 (0xD9) | -61 dB | | 11011010 (0xDA) | -62 dB | | | | | 11101100 (0xEC) | -80 dB | | 11101101 (0xED) | Hard channel mute | | | | | 11111111 (0xFF) | Hard channel mute | ### 6.8 AutoMode registers (addr 0x0B and 0x0C) ### 6.8.1 AutoMode register 1 (address 0x0B) AMGC[1:0], in conjunction with AMGC[3:2] defined in register 0x31, defines anti-clipping and DRC presets. Using AMGC[3:0] bits, attack and release thresholds and rates are automatically configured to properly fit application specific configuration. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------|----|-------|-------|----------|----|----|----| | Reserved | | AMGC1 | AMGC2 | Reserved | | | | | | | 0 | 0 | | | | | Table 54. AutoMode gain compression/limiters selection | AMGC[1:0] | Mode | | | | |-----------|----------------------------------|--|--|--| | 00 | User programmable GC | | | | | 01 | AC no clipping 2.1 | | | | | 10 | AC limited clipping (10%) 2.1 | | | | | 11 | DRC nighttime listening mode 2.1 | | | | ### 6.8.2 AutoMode register 2 (address 0x0C) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-------|-------|-------|-------| | XO3 | XO2 | XO1 | XO0 | AMAM2 | AMAM1 | AMAM0 | AMAME | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### 6.8.3 AM interference frequency switching #### Table 55. AMAME www.datasheet4u.com | Bit | RW | RST | Name | Description | | | |-----|----|-----|-------|-------------------------------------------------------------------------------------------------------------------------|--|--| | 0 | RW | 0 | AMAME | AutoMode AM Enable 0: Switching frequency determined by PWMS setting 1: Switching frequency determined by AMAM settings | | | Table 56. AutoMode AM switching frequency selection | AMAM[2:0] | 48 kHz/96 kHz input Fs | 44.1 kHz/88.2 kHz input Fs | |-----------|------------------------|----------------------------| | 000 | 0.535 MHz - 0.720 MHz | 0.535 MHz - 0.670 MHz | | 001 | 0.721 MHz - 0.900 MHz | 0.671 MHz - 0.800 MHz | | 010 | 0.901 MHz - 1.100 MHz | 0.801 MHz - 1.000 MHz | | 011 | 1.101 MHz - 1.300 MHz | 1.001 MHz - 1.180 MHz | | 100 | 1.301 MHz - 1.480 MHz | 1.181 MHz - 1.340 MHz | | 101 | 1.481 MHz - 1.600 MHz | 1.341 MHz - 1.500 MHz | | 110 | 1.601 MHz - 1.700 MHz | 1.501 MHz - 1.700 MHz | ### 6.8.4 Bass management crossover Table 57. XO | Bit | RW | RST | Name | Description | |-----|----|-----|------|-------------------------------------------------------------------------------------------------------| | 4 | RW | 0 | XO0 | Solecte the base management groceous frequency | | 5 | RW | 0 | XO1 | Selects the bass-management crossover frequency. A 1st-order high-pass filter (channels 1 and 2) or a | | 6 | RW | 0 | XO2 | 2nd-order low-pass filter (channel 3) at the selected frequency is performed. | | 7 | RW | 0 | XO3 | nrequency is performed. | Table 58. Bass management crossover frequency | XO[3:0] | Crossover frequency | |---------|---------------------| | 0000 | User-Defined | | 0001 | 80 Hz | | 0010 | 100 Hz | | 0011 | 120 Hz | | 0100 | 140 Hz | | 0101 | 160 Hz | | 0110 | 180 Hz | | 0111 | 200 Hz | | 1000 | 220 Hz | | 1001 | 240 Hz | Table 58. Bass management crossover frequency (continued) www.datasheet4u.com | XO[3:0] | Crossover frequency | |---------|---------------------| | 1010 | 260 Hz | | 1011 | 280 Hz | | 1100 | 300 Hz | | 1101 | 320 Hz | | 1110 | 340 Hz | | 1111 | 360 Hz | ### 6.9 Channel configuration registers (addr 0x0E to 0x10) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|------|-------|----------|-------| | C1OM1 | C1OM0 | C1LS1 | C1LS0 | C1BO | C1VPB | C1EQBP | C1TCB | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | C2OM1 | C2OM0 | C2LS1 | C2LS0 | C2BO | C2VPB | C2EQBP | C2TCB | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | C3OM1 | C3OM0 | C3LS1 | C3LS0 | СЗВО | C3VPB | Reserved | | | 1 | 0 | 0 | 0 | 0 | 0 | | | #### 6.9.1 Tone control bypass Tone control (bass/treble) can be bypassed on a per channel basis for channels 1 and 2. CxTCB: 0: Perform tone control on channel X (normal operation) 1: Bypass tone control on channel X ### 6.9.2 EQ bypass EQ control can be bypassed on a per channel basis for channels 1 and 2. If EQ control is bypassed on a given channel the prescale and all filters (high-pass, biquads, de-emphasis, bass, treble in any combination) are bypassed for that channel. #### CxEORP 0: Perform EQ on channel X - normal operation 1: Bypass EQ on channel X #### 6.9.3 Volume bypass www.datasheet4u.com Each channel contains an individual channel volume bypass. If a particular channel has volume bypassed via the CxVBP = 1 register then only the channel volume setting for that particular channel affects the volume setting, the master volume setting will not affect that channel. #### 6.9.4 Binary output enable registers Each individual channel output can be set to output a binary PWM stream. In this mode output A of a channel is considered the positive output and output B is negative inverse. CxBO: 0: DDX 3-state output - normal operation 1: Binary output #### 6.9.5 Limiter select Limiter selection can be made on a per-channel basis according to the channel limiter select bits. Table 59. Channel limiter mapping as a function of CxLS bits | CxLS[1,0] | Channel limiter mapping | |-----------|---------------------------------| | 00 | Channel has limiting disabled | | 01 | Channel is mapped to limiter #1 | | 10 | Channel is mapped to limiter #2 | #### 6.9.6 Output mapping Output mapping can be performed on a per channel basis according to the CxOM channel output mapping bits. Each input into the output configuration engine can receive data from any of the three processing channel outputs. Table 60. Channel output mapping as a function of CxOM bits | CxOM[1,0] | Channel x output source from | |-----------|------------------------------| | 00 | Channel1 | | 01 | Channel 2 | | 10 | Channel 3 | ### 6.10 Tone control register (addr 0x11) #### 6.10.1 Tone control www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | TTC3 | TTC2 | TTC1 | TTC0 | BTC3 | BTC2 | BTC1 | BTC0 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | Table 61. Tone control boost/cut as a function of BTC and TTC bits | BTC[3:0]/TTC[3:0] | Boost/Cut | |-------------------|-----------| | 0000 | -12 dB | | 0001 | -12 dB | | | | | 0111 | -4 dB | | 0110 | -2 dB | | 0111 | 0 dB | | 1000 | +2 dB | | 1001 | +4 dB | | | | | 1101 | +12 dB | | 1110 | +12 dB | | 1111 | +12 dB | ### 6.11 Dynamics control registers (addr 0x12 to 0x15) #### 6.11.1 Limiter 1 attack/release rate | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | L1A3 | L1A2 | L1A1 | L1A0 | L1R3 | L1R2 | L1R1 | L1R0 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | #### 6.11.2 Limiter 1 attack/release threshold | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | L1AT3 | L1AT2 | L1AT1 | L1AT0 | L1RT3 | L1RT2 | L1RT1 | L1RT0 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | #### 6.11.3 Limiter 2 attack/release rate | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | L2A3 | L2A2 | L2A1 | L2A0 | L2R3 | L2R2 | L2R1 | L2R0 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 57 #### 6.11.4 Limiter 2 attack/release threshold www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | L2AT3 | L2AT2 | L2AT1 | L2AT0 | L2RT3 | L2RT2 | L2RT1 | L2RT0 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | The STA335BWSQS includes two independent limiter blocks. The purpose of the limiters is to automatically reduce the dynamic range of a recording to prevent the outputs from clipping in anti-clipping mode or to actively reduce the dynamic range for a better listening environment such as a night-time listening mode which is often needed for DVDs. The two modes are selected via the DRC bit in Configuration Register F, bit 0 address 0x05. Each channel can be mapped to either limiter or not mapped, meaning that channel will clip when 0 dBFS is exceeded. Each limiter looks at the present value of each channel that is mapped to it, selects the maximum absolute value of all these channels, performs the limiting algorithm on that value, and then if needed adjusts the gain of the mapped channels in unison. The limiter attack thresholds are determined by the LxAT registers. It is recommended in anti-clipping mode to set this to 0 dBFS, which corresponds to the maximum unclipped output power of a DDX<sup>®</sup> amplifier. Since gain can be added digitally within STA335BWSQS it is possible to exceed 0 dBFS or any other LxAT setting, when this occurs, the limiter, when active, automatically starts reducing the gain. The rate at which the gain is reduced when the attack threshold is exceeded is dependent upon the attack rate register setting for that limiter. The gain reduction occurs on a peak-detect algorithm. The release of limiter, when the gain is again increased, is dependent on a RMS-detect algorithm. The output of the volume/limiter block is passed through a RMS filter. The output of this filter is compared to the release threshold, determined by the Release Threshold register. When the RMS filter output falls below the release threshold, the gain is again increased at a rate dependent upon the Release Rate register. The gain can never be increased past it's set value and therefore the release only occurs if the limiter has already reduced the gain. The release threshold value can be used to set what is effectively a minimum dynamic range, this is helpful as over-limiting can reduce the dynamic range to virtually zero and cause program material to sound "lifeless". In AC mode, the attack and release thresholds are set relative to full-scale. In DRC mode, the attack threshold is set relative to the maximum volume setting of the channels mapped to that limiter and the release threshold is set relative to the maximum volume setting plus the attack threshold. Figure 16. Basic limiter and volume flow diagram www.datasheet4u.com Table 62. Limiter attack rate as a function of LxA bits | | Idilotion of EXA bit | .5 | |----------|----------------------|------| | LxA[3:0] | Attack rate dB/ms | | | 0000 | 3.1584 | | | 0001 | 2.7072 | Fast | | 0010 | 2.2560 | | | 0011 | 1.8048 | | | 0100 | 1.3536 | | | 0101 | 0.9024 | | | 0110 | 0.4512 | | | 0111 | 0.2256 | | | 1000 | 0.1504 | | | 1001 | 0.1123 | | | 1010 | 0.0902 | | | 1011 | 0.0752 | | | 1100 | 0.0645 | | | 1101 | 0.0564 | ▼ | | 1110 | 0.0501 | Slow | | 1111 | 0.0451 | | Table 63. Limiter release rate as a function of LxR bits | LxR[3:0] | Release rate dB/ms | | |----------|--------------------|-----------| | 0000 | 0.5116 | Fast | | 0001 | 0.1370 | rasi | | 0010 | 0.0744 | | | 0011 | 0.0499 | | | 0100 | 0.0360 | | | 0101 | 0.0299 | | | 0110 | 0.0264 | | | 0111 | 0.0208 | | | 1000 | 0.0198 | | | 1001 | 0.0172 | | | 1010 | 0.0147 | | | 1011 | 0.0137 | | | 1100 | 0.0134 | | | 1101 | 0.0117 | | | 1110 | 0.0110 | ▼<br>Slow | | 1111 | 0.0104 | SIOW | www.datasheet4u.com #### **Anti-clipping mode** Table 64. Limiter attack threshold as a function of LxAT bits (AC-mode) AC LxAT[3:0] (dB relative to FS) 0000 -12 0001 -10 0010 -8 0011 -6 0100 -4 0101 -2 0110 0 0111 +2 1000 +3 1001 +4 1010 +5 1011 +6 1100 +7 1101 +8 1110 +9 1111 +10 Table 65. Limiter release threshold as a function of LxRT bits (AC-mode) | LxRT[3:0] | AC<br>(dB relative to FS) | |-----------|---------------------------| | 0000 | -∞ | | 0001 | -29 dB | | 0010 | -20 dB | | 0011 | -16 dB | | 0100 | -14 dB | | 0101 | -12 dB | | 0110 | -10 dB | | 0111 | -8 dB | | 1000 | -7 dB | | 1001 | -6 dB | | 1010 | -5 dB | | 1011 | -4 dB | | 1100 | -3 dB | | 1101 | -2 dB | | 1110 | -1 dB | | 1111 | -0 dB | #### Dynamic range compression mode Table 66. Limiter attack threshold as a function of LxAT bits (DRC-Mode) DRC LxAT[3:0] (dB relative to Volume) 0000 -31 0001 -29 0010 -27 0011 -25 0100 -23 0101 -21 0110 -19 0111 -17 1000 -16 1001 -15 1010 -14 1011 -13 1100 -12 1101 -10 1110 -7 1111 -4 Table 67. Limiter release threshold as a as a function of LxRT bits (DRC-Mode) | LxRT[3:0] | DRC<br>(db relative to Volume + LxAT) | |-----------|---------------------------------------| | 0000 | -∞ | | 0001 | -38 dB | | 0010 | -36 dB | | 0011 | -33 dB | | 0100 | -31 dB | | 0101 | -30 dB | | 0110 | -28 dB | | 0111 | -26 dB | | 1000 | -24 dB | | 1001 | -22 dB | | 1010 | -20 dB | | 1011 | -18 dB | | 1100 | -15 dB | | 1101 | -12 dB | | 1110 | -9 dB | | 1111 | -6 dB | ## 6.12 User-defined coefficient control registers (addr 0x16 to 0x26) #### 6.12.1 Coefficient address register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-------|------|------|------|------|------|------| | Res | erved | CFA5 | CFA4 | CFA3 | CFA2 | CFA1 | CFA0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.2 Coefficient b1 data register bits 23:16 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | C1B23 | C1B22 | C1B21 | C1B20 | C1B19 | C1B18 | C1B17 | C1B16 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.3 Coefficient b1 data register bits 15:8 www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|------|------| | C1B15 | C1B14 | C1B13 | C1B12 | C1B11 | C1B10 | C1B9 | C1B8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.4 Coefficient b1 data register bits 7:0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C1B7 | C1B6 | C1B5 | C1B4 | C1B3 | C1B2 | C1B1 | C1B0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### 6.12.5 Coefficient b2 data register bits 23:16 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | C2B23 | C2B22 | C2B21 | C2B20 | C2B19 | C2B18 | C2B17 | C2B16 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.6 Coefficient b2 data register bits 15:8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|------|------| | C2B15 | C2B14 | C2B13 | C2B12 | C2B11 | C2B10 | C2B9 | C2B8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.7 Coefficient b2 data register bits 7:0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---|-----|------|------|------|------|------|------|------| | ( | 2B7 | C2B6 | C2B5 | C2B4 | C2B3 | C2B2 | C2B1 | C2B0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### 6.12.8 Coefficient a1 data register bits 23:16 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | C1B23 | C1B22 | C1B21 | C1B20 | C1B19 | C1B18 | C1B17 | C1B16 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### 6.12.9 Coefficient a1 data register bits 15:8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|------|------| | C3B15 | C3B14 | C3B13 | C3B12 | C3B11 | C3B10 | C3B9 | C3B8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.10 Coefficient a1 data register bits 7:0 www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |------|------|------|------|------|------|------|------|---| | C3B7 | C3B6 | C3B5 | C3B4 | C3B3 | C3B2 | C3B1 | C3B0 | Ī | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Ī | #### 6.12.11 Coefficient a2 data register bits 23:16 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | C4B23 | C4B22 | C4B21 | C4B20 | C4B19 | C4B18 | C4B17 | C4B16 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.12 Coefficient a2 data register bits 15:8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|------|------| | C4B15 | C4B14 | C4B13 | C4B12 | C4B11 | C4B10 | C4B9 | C4B8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.13 Coefficient a2 data register bits 7:0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C4B7 | C4B6 | C4B5 | C4B4 | C4B3 | C4B2 | C4B1 | C4B0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.14 Coefficient b0 data register bits 23:16 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | C5B23 | C5B22 | C5B21 | C5B20 | C5B19 | C5B18 | C5B17 | C5B16 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.15 Coefficient b0 data register bits 15:8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|------|------| | C5B15 | C5B14 | C5B13 | C5B12 | C5B11 | C5B10 | C5B9 | C5B8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.16 Coefficient b0 data register bits 7:0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C5B7 | C5B6 | C5B5 | C5B4 | C5B3 | C5B2 | C5B1 | C5B0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 6.12.17 Coefficient write/read control register www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----------|----|----|----|----|----|----| | | Reserved | | | RA | R1 | WA | W1 | | | | | | 0 | 0 | 0 | 0 | Coefficients for user-defined EQ, Mixing, Scaling, and Bass Management are handled internally in the STA335BWSQS via RAM. Access to this RAM is available to the user via an I<sup>2</sup>C register interface. A collection of I2C registers are dedicated to this function. One contains a coefficient base address, five sets of three store the values of the 24-bit coefficients to be written or that were read, and one contains bits used to control the write/read of the coefficient(s) to/from RAM. Three different RAM banks are embedded in STA335BWSQS. The three banks are managed in paging mode using EQCFG register bits. They can be used to store different EQ settings. For speaker frequency compensation, a sampling frequency independent EQ must be implemented. Computing 3 different coefficients set for 32 kHz, 44.1kHz, 48 kHz and downloading them in the 3 RAM banks, it is possible to select the suitable RAM block depending from the incoming frequency with a simple I<sup>2</sup>C write operation on register 0x31. For example, in case of different input sources (different sampling rates), the 3 different set of coefficients can be downloaded once at the start up, and during the normal play it is possible to switch among the 3 RAM blocks allowing a faster operation, without any additional download from the microcontroller. To write the coefficients in a particular RAM bank, this bank must be selected first writing bit 0 and bit 1 in register 0x31. Then the below write procedure can be used. Note that as soon as a RAM bank is selected, the EQ settings will be automatically switched to the coefficients stored in the active RAM block. Note: The read and write operation on RAM coefficients works only if LRCKI (pin 29) is switching. #### Reading a coefficient from RAM - 1. Select the RAM block with register 0x31 bit1, bit0. - 2. Write 6-bits of address to I<sup>2</sup>C register 0x16. - 3. Write 1 to R1 bit in I<sup>2</sup>C address 0x26. - 4. Read top 8-bits of coefficient in I<sup>2</sup>C address 0x17. - 5. Read middle 8-bits of coefficient in I<sup>2</sup>C address 0x18. - Read bottom 8-bits of coefficient in I<sup>2</sup>C address 0x19. #### Reading a set of coefficients from RAM - 1. Select the RAM block with register 0x31 bit1, bit0. - 2. Write 6-bits of address to I<sup>2</sup>C register 0x16. - 3. Write 1 to RA bit in I<sup>2</sup>C address 0x26. - 4. Read top 8-bits of coefficient in I<sup>2</sup>C address 0x17. - 5. Read middle 8-bits of coefficient in I<sup>2</sup>C address 0x18. - 6. Read bottom 8-bits of coefficient in I<sup>2</sup>C address 0x19. - 7. Read top 8-bits of coefficient b2 in I<sup>2</sup>C address 0x1A. - 8. Read middle 8-bits of coefficient b2 in I<sup>2</sup>C address 0x1B. - Read bottom 8-bits of coefficient b2 in I<sup>2</sup>C address 0x1C. - 10. Read top 8-bits of coefficient a1 in I<sup>2</sup>C address 0x1D. - 11. Read middle 8-bits of coefficient a1 in I<sup>2</sup>C address 0x1E. - 12. Read bottom 8-bits of coefficient a1 in I<sup>2</sup>C address 0x1F. - 13. Read top 8-bits of coefficient a2 in I<sup>2</sup>C address 0x20. - 14. Read middle 8-bits of coefficient a2 in I<sup>2</sup>C address 0x21. - 15. Read bottom 8-bits of coefficient a2 in I<sup>2</sup>C address 0x22. - 16. Read top 8-bits of coefficient b0 in I<sup>2</sup>C address 0x23. - 17. Read middle 8-bits of coefficient b0 in I<sup>2</sup>C address 0x24. - 18. Read bottom 8-bits of coefficient b0 in I<sup>2</sup>C address 0x25. #### Writing a single coefficient to RAM - 1. Select the RAM block with register 0x31 bit1, bit0. - 2. Write 6-bits of address to I<sup>2</sup>C register 0x16. - 3. Write top 8-bits of coefficient in I<sup>2</sup>C address 0x17. - 4. Write middle 8-bits of coefficient in I<sup>2</sup>C address 0x18. - 5. Write bottom 8-bits of coefficient in I<sup>2</sup>C address 0x19. - 6. Write 1 to W1 bit in I<sup>2</sup>C address 0x26. #### Writing a set of coefficients to RAM - 1. Select the RAM block with register 0x31 bit1, bit0. - 2. Write 6-bits of starting address to I<sup>2</sup>C register 0x16. - 3. Write top 8-bits of coefficient b1 in I<sup>2</sup>C address 0x17. - 4. Write middle 8-bits of coefficient b1 in I<sup>2</sup>C address 0x18. - 5. Write bottom 8-bits of coefficient b1 in I<sup>2</sup>C address 0x19. - 6. Write top 8-bits of coefficient b2 in I<sup>2</sup>C address 0x1A. - 7. Write middle 8-bits of coefficient b2 in I<sup>2</sup>C address 0x1B. - 8. Write bottom 8-bits of coefficient b2 in I<sup>2</sup>C address 0x1C. - 9. Write top 8-bits of coefficient a1 in I<sup>2</sup>C address 0x1D. - 10. Write middle 8-bits of coefficient a1 in I<sup>2</sup>C address 0x1E. - 11. Write bottom 8-bits of coefficient a1 in I<sup>2</sup>C address 0x1F. - 12. Write top 8-bits of coefficient a2 in I<sup>2</sup>C address 0x20. - 13. Write middle 8-bits of coefficient a2 in I<sup>2</sup>C address 0x21. - 14. Write bottom 8-bits of coefficient a2 in I<sup>2</sup>C address 0x22. - 15. Write top 8-bits of coefficient b0 in I<sup>2</sup>C address 0x23. - 16. Write middle 8-bits of coefficient b0 in I<sup>2</sup>C address 0x24. - 17. Write bottom 8-bits of coefficient b0 in I<sup>2</sup>C address 0x25. - 18. Write 1 to WA bit in I<sup>2</sup>C address 0x26. The mechanism for writing a set of coefficients to RAM provides a method of updating the five coefficients corresponding to a given biquad (filter) simultaneously to avoid possible unpleasant acoustic side-effects. When using this technique, the 6-bit address specifies the address of the biquad b1 coefficient (for example, 0, 5, 10, 20, 35 decimal), and the 57/ STA335BWSQS generates the RAM addresses as offsets from this base value to write the complete set of coefficient data. #### 6.12.18 User-defined EQ www.datasheet4u.com The STA335BWSQS provides the ability to specify four EQ filters (biquads) per each of the two input channels. The biquads use the following equation: $$Y[n] = 2(b_0/2)X[n] + 2(b_1/2)X[n-1] + b_2X[n-2] - 2(a_1/2)Y[n-1] - a_2Y[n-2]$$ $$= b_0X[n] + b_1X[n-1] + b_2X[n-2] - a_1Y[n-1] - a_2Y[n-2]$$ where Y[n] represents the output and X[n] represents the input. Multipliers are 24-bit signed fractional multipliers, with coefficient values in the range of 0x800000 (-1) to 0x7FFFFF (0.9999998808). Coefficients stored in the user-defined coefficient RAM are referenced as follows: $CxHy0 = b_1/2$ $CxHy1 = b_2$ $CxHy2 = -a_1/2$ $CxHy3 = -a_2$ $CxHy4 = b_0/2$ where x represents the channel and the y the biquad number. For example C2H41 is the b<sub>2</sub> coefficient in the fourth biquad for channel 2. Additionally, the STA335BWSQS allows specification of a high-pass filter (processing channels 1 and 2) and a lo-pass filter (processing channel 3) to be used for bass-management crossover when the XO setting is 000 (user-defined). Both of these filters when defined by the user (rather than using the preset crossover filters) are second order filters that use the biquad equation noted above. They are loaded into the C12H0-4 and C3Hy0-4 areas of RAM noted in *Table 68*. By default, all user-defined filters are pass-through where all coefficients are set to 0, except the $b_0/2$ coefficient which is set to 0x400000 (representing 0.5) #### 6.12.19 Pre-scale The STA335BWSQS provides a multiplication for each input channel for the purpose of scaling the input prior to EQ. This pre-EQ scaling is accomplished by using a 24-bit signed fractional multiplier, with 0x800000 = -1 and 0x7FFFFF = 0.9999998808. The scale factor for this multiply is loaded into RAM using the same $I^2C$ registers as the biquad coefficients and the bass-management. All channels can use the channel 1 pre-scale factor by setting the Biquad link bit. By default, all pre-scale factors are set to 0x7FFFFF. #### 6.12.20 Post-scale The STA335BWSQS provides one additional multiplication after the last interpolation stage and the distortion compensation on each channel. This post-scaling is accomplished by using a 24-bit signed fractional multiplier, with 0x800000 = -1 and 0x7FFFF = 0.9999998808. The scale factor for this multiply is loaded into RAM using the same $I^2C$ registers as the biquad coefficients and the bass-management. This post-scale factor can be used in conjunction with an ADC equipped micro-controller to perform power-supply error correction. All channels can use the channel 1 post-scale factor by setting the post-scale link bit. By default, all post-scale factors are set to 0x7FFFFF. When line output is being used, channel 3 post-scale affects both channels 3 and 4. 5// #### 6.12.21 Over-current post-scale www.datasheet4u.com The STA335BWSQS provides a simple mechanism for reacting to over-current detection in the power-block. When the OCWARN input is asserted, the over-current post-scale value is used in place of the normal post-scale value to provide output attenuation on all channels. The default setting provides 3 dB of output attenuation when OCWARN is asserted. The amount of attenuation to be applied in this situation can be adjusted by modifying the over-current post-scale value. As with the normal post-scale, this scaling value is a 24-bit signed fractional multiplier, with 0x800000 = -1 and 0x7FFFFF = 0.9999998808. By default, the over-current post-scale factor is set to 0x5A9DF7. Once the over-current attenuation is applied, it remains until the device is reset. Table 68. RAM block for biquads, mixing, scaling and bass management | Index (Decimal) | Index (Hex) | RAM block setting | Coefficient | Default | |-----------------|-------------|-------------------------------------------------------|-------------|----------| | 0 | 0x00 | | C1H10(b1/2) | 0x000000 | | 1 | 0x01 | | C1H11(b2) | 0x000000 | | 2 | 0x02 | Channel 1, Biquad 1 | C1H12(a1/2) | 0x000000 | | 3 | 0x03 | | C1H13(a2) | 0x000000 | | 4 | 0x04 | | C1H14(b0/2) | 0x400000 | | 5 | 0x05 | Channel 1, Biquad 2 | C1H20 | 0x000000 | | | | | | | | 19 | 0x13 | Channel 1, Biquad 4 | C1H44 | 0x400000 | | 20 | 0x14 | Channel 2, Biquad 1 | C2H10 | 0x000000 | | 21 | 0x15 | Channel 2, biquad 1 | C2H11 | 0x000000 | | | | | | | | 39 | 0x27 | Channel 2, Biquad 4 | C2H44 | 0x400000 | | 40 | 0x28 | | C12H0(b1/2) | 0x000000 | | 41 | 0x29 | Channel 1/2 - Biquad 5 | C12H1(b2) | 0x000000 | | 42 | 0x2A | for XO = 000<br>Hi-pass 2 <sup>nd</sup> Order filter | C12H2(a1/2) | 0x000000 | | 43 | 0x2B | for XO≠000 | C12H3(a2) | 0x000000 | | 44 | 0x2C | | C12H4(b0/2) | 0x400000 | | 45 | 0x2D | | C3H0(b1/2) | 0x000000 | | 46 | 0x2E | Channel 3 - Biquad | C3H1(b2) | 0x000000 | | 47 | 0x2F | for XO = 000<br>Low-pass 2 <sup>nd</sup> Order filter | C3H2(a1/2) | 0x000000 | | 48 | 0x30 | for XO≠000 | C3H3(a2) | 0x000000 | | 49 | 0x31 | | C3H4(b0/2) | 0x400000 | | 50 | 0x32 | Channel 1, Pre-scale | C1PreS | 0x7FFFFF | | 51 | 0x33 | Channel 2, Pre-scale | C2PreS | 0x7FFFFF | | 52 | 0x34 | Channel 1, Post-scale | C1PstS | 0x7FFFFF | | 53 | 0x35 | Channel 2, Post-scale | C2PstS | 0x7FFFFF | **577** Index (Decimal) Index (Hex) **RAM block setting** Coefficient **Default** 0x36 Channel 3, Post-scale C3PstS 0x7FFFFF TWARN/OC - Limit 55 0x37 **TWOCL** 0x5A9DF7 56 0x38 Channel 1, Mix 1 C1MX1 0x7FFFFF 57 0x39 Channel 1, Mix 2 C1MX2 0x000000 58 0x3A Channel 2, Mix 1 C2MX1 0x000000 0x7FFFFF 59 0x3B Channel 2. Mix 2 C2MX2 60 0x3C Channel 3, Mix 1 C3MX1 0x400000 Channel 3, Mix 2 C3MX2 0x3D 0x400000 61 0x3E Unused 62 0x3F Unused 63 Table 68. RAM block for biquads, mixing, scaling and bass management www.datasheet4u.com ### 6.13 Variable max power correction registers (addr 0x27 to 0x28) MPCC bits determine the 16 MSBs of the MPC compensation coefficient. This coefficient is used in place of the default coefficient when MPCV = 1. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------|--------|--------|--------|--------|--------|-------|-------| | MPCC15 | MPCC14 | MPCC13 | MPCC12 | MPCC11 | MPCC10 | MPCC9 | MPCC8 | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | MPCC7 | MPCC6 | MPCC5 | MPCC4 | MPCC3 | MPCC2 | MPCC1 | MPCC0 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | # 6.14 Variable distortion compensation registers (addr 0x29 to 0x2A) DCC bits determine the 16 MSBs of the distortion compensation coefficient. This coefficient is used in place of the default coefficient when DCCV = 1. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|------|------| | DCC15 | DCC14 | DCC13 | DCC12 | DCC11 | DCC10 | DCC9 | DCC8 | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | DCC7 | DCC6 | DCC5 | DCC4 | DCC3 | DCC2 | DCC1 | DCC0 | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | ### 6.15 Fault detect recovery constant registers (addr 0x2B to 0x2C) www.datasheet4u.com FDRC bits specify the 16-bit fault detect recovery time delay. When FAULT is asserted, the TRISTATE output is immediately asserted low and held low for the time period specified by this constant. A constant value of 0x0001 in this register is approximately 0.083 ms. The default value of 0x000C specifies approximately 0.1 ms. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------|--------|--------|--------|--------|--------|-------|-------| | FDRC15 | FDRC14 | FDRC13 | FDRC12 | FDRC11 | FDRC10 | FDRC9 | FDRC8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FDRC7 | FDRC6 | FDRC5 | FDRC4 | FDRC3 | FDRC2 | FDRC1 | FDRC0 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | ### 6.16 Device status register (addr 0x2D) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|---------|---------|---------|--------|--------|-------| | PLLUL | FAULT | UVFAULT | OVFAULT | OCFAULT | OCWARN | TFAULT | TWARN | This read-only register provides fault and thermal-warning status information from the power control block. Logic value 1 for faults or warning means normal state. Logic 0 means a fault or warning detected on power bridge. The PLLUL = 1 means that the PLL is not locked. - PLLUL: 0 = PLL locked, 1 = PLL not locked. - FAULT: 0 = fault detected on power bridge, 1 = normal operation - UVFAULT: 0 = VCCx internally detected < undervoltage threshold.</li> - OVFAULT: 0 = VCCx internally detected > overvoltage threshold. - OCFAULT: 0 = overcurrent fault detected - OCWARN: 0 = overcurrent warning. - TFAULT: 0 = thermal fault. Junction temperature over limit detection. - TWARN: 0 = thermal warning. The junction temperature is close to the fault condition. ### 6.17 EQ coefficients and DRC configuration register (addr 0x31) www.datasheet4u.com | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|------|-------|---------|---------|----------|------|------| | XOB | Rese | erved | AMGC[3] | AMGC[2] | reserved | SEL1 | SEL0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Table 69. SEL bitfield description | SEL[1,0] | EQ RAM bank selected | | | | |----------|----------------------|--|--|--| | 00/11 | Bank 0 activated | | | | | 01 | Bank 1 activated | | | | | 10 | Bank 2 activated | | | | #### Table 70. AMGC bitfield description | AMGC[3,2] | Anti-clipping and DRC preset selected | | | |-----------|---------------------------------------|--|--| | 00 | DRC/Anti-clipping (default) | | | | 01 | DRC/Anti-clipping | | | | 10/11 | Reserved, do not use | | | AC0, AC1, AC2 settings are designed for loudspeaker protection function, limiting at the minimum any audio artefact introduced by typical anti-clipping/DRC algorithms. More detailed information can be retrieved in the "Configurable output power rate using "STA335BW" and "STA335BWS vs STA335BW" application notes. Table 71. AMGC bitfield description | AMGC[1:0] | Mode | | | |-----------|-------------------------------------------|--|--| | 00 | AC0, stereo anti-clipping 0dB limiter | | | | 01 | AC1, stereo anti-clipping +1.25dB limiter | | | | 10 | AC2, stereo anti-clipping +2dB limiter | | | | 11 | reserved do not use | | | Bit XOB can be used to bypass the crossover filters. Logic 1 means that the function is not active. In this case, high pass crossover filter works as a pass through on the data path (b0 = 1, all the other coefficients at logic 0) while the low pass filter is configured to have zero signal on channel 3 data processing (all the coefficients are at logic 0). Applications STA335BWSQS ### 7 Applications ## 7.1 Applications schematic and power supplies Figure 17 below shows a circuit diagram of a typical application for STA335BWSQS. Particular care has to be given to the layout of the PCB, especially the power supplies. The $3.3-\Omega$ resistors on the digital supplies (VDD\_DIG) have to be placed as close as possible to the device. This helps to prevent unwanted oscillation on the digital portion of the device due to inductive tracks of the PCB. This same rule also applies to all the decoupling capacitors in order to limit any kind of spikes on the supplies. Figure 17. Application schematic #### 7.2 PLL filter schematic It is recommended to use the schematic and values in *Figure 18* below for the PLL loop filter. In order to achieve the best performance from the device in general applications the filter ground (PLL\_GND) must be connected as close as possible to the device pin PLL\_GND. Concerning the component values, please take into account that the greater is the filter bandwidth, the less is the lock time but the higher is the PLL output jitter. Figure 18. PLL application scheme STA335BWSQS **Applications** #### **Typical output configuration** 7.3 Figure 19 shows the typical output configuration used for BTL stereo mode. Please refer to the application note for other recommended output configuration schematics. www.datasheet4u.com Output configuration for stereo BTL mode #### Package thermal characteristics 8 www.datasheet4u.com Using a double-layer PCB the thermal resistance (junction to ambient) with two copper ground areas of 3 x 3 cm<sup>2</sup> and with 16 via holes (see Figure 20) is 24° C/W in natural air convection. The dissipated power within the device depends primarily on the supply voltage, load impedance and output modulation level. The estimated maximum dissipated power for the STA335BWSQS is: 2 x 20 W into 8 $\Omega$ at 18 V Pd max ~ 4 W 2 x 10 W + 1 x 20 W into 4 $\Omega$ , 8 $\Omega$ at 18 V Pd max < 5 W Figure 20. Double-layer PCB with copper ground area and 16 via holes Figure 21 shows the power derating curves for the PowerSSO-36 package on a board with two different sizes of copper layers. Figure 21. PowerSSO-36 power derating curves #### 8.1 Thermal data Table 72. Thermal data | | Parameter | Min | Тур | Max | Unit | |------------------------|------------------------------------------------|-----|-----|-----|------| | R <sub>th j-case</sub> | Thermal resistance junction-case (thermal pad) | | | 1.5 | °C/W | | T <sub>th-sdj</sub> | Thermal shut-down junction temperature | | 150 | | °C | Table 72. Thermal data (continued) | | Parameter | Min | Тур | Max | Unit | |-----------------------|-------------------------------------|-----|-----|-----|------| | T <sub>th-w</sub> | Thermal warning temperature | | 130 | | °C | | T <sub>th-sdh</sub> | Thermal shut-down hysteresis 20 °C | | °C | | | | R <sub>th j-amb</sub> | Thermal resistance junction-ambient | | | | | www.datasheet4u.com Package information STA335BWSQS ## 9 Package information www.datasheet4u.com In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. Figure 22. PowerSSO-36 (slug-up) mechanical data and package dimensions | DIM. | mm | | | inch | | | |---------------------------------------------------------------------|-------|------|-------|-------|-------|-------| | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | 2.15 | | 2.47 | 0.084 | | 0.097 | | A2 | 2.15 | | 2.40 | 0.084 | | 0.094 | | a1 | 0 | | 0.075 | 0 | | 0.003 | | b | 0.18 | | 0.36 | 0.007 | | 0.014 | | С | 0.23 | | 0.32 | 0.009 | | 0.012 | | D (1) | 10.10 | | 10.50 | 0.398 | | 0.413 | | E (1) | 7.4 | | 7.6 | 0.291 | | 0.299 | | е | | 0.5 | | | 0.019 | | | e3 | | 8.5 | | | 0.335 | | | F | | 2.3 | | | 0.090 | | | G | | | 0.10 | | | 0.004 | | G1 | | | 0.06 | | | 0.002 | | Н | 10.10 | | 10.50 | 0.398 | | 0.413 | | h | | | 0.40 | | | 0.016 | | k | | 5° | | | 5° | | | L | 0.55 | | 0.90 | 0.022 | | 0.035 | | М | | 4.3 | | | 0.169 | | | N | | | 10° | | | 10° | | 0 | | 1.2 | | | 0.047 | | | Q | | 0.8 | | | 0.031 | | | S | | 2.9 | | | 0.114 | | | Т | | 3.65 | | | 0.144 | | | U | | 1.0 | | | 0.039 | | | Х | 4.1 | | 4.7 | 0.161 | | 0.185 | | Υ | 6.5 | | 7.3 | 0.256 | | 0.287 | | (1) "D" and "E" do not include mold flash or protrusions Mold flash | | | | | | | <sup>&</sup>quot;D" and "E" do not include mold flash or protrusions Mold flash or protrusions shall not exceed 0.15 mm per side(0.006") **OUTLINE AND** **577** STA335BWSQS License information #### 10 License information www.datasheet4u.com Supply of this product does not convey a license under the relevant intellectual property of the companies mentioned in this chapter nor imply any right to use this intellectual property in any finished end-user or ready to use final product. An independent license for such use is required and can be obtained by contacting the company or companies concerned. Once the license is obtained, a copy must be sent to STMicroelectronics. The details of all the features requiring licenses are not provided within the datasheet and register manual. They are provided only after a copy of the license has been received by STMicroelectronics. The feature requiring license is: ### QXpander®, QHD® QHD<sup>®</sup> and QXpander<sup>®</sup> are intellectual property of QSound Labs Inc. A license can be obtained with the STA335BWSQS via STMicroelectronics,please contact the HPC Audio Division Product Manager for details. Alternatively the license can be obtained directly from QSound Labs Inc. For details please contact: sales@qsound.com or QSound Labs, Inc 400 - 3115 12th Street NE Calgary, AB Canada T2E 7J2 ## 11 Trademarks and other acknowledgements www.datasheet4u.com DDX is a registered trademark of Apogee Technology Inc. Sound Terminal is a trademark of STMicroelectronics. ECOPACK is a registered trademark of STMicroelectronics. QHD and QXpander are registered trademarks of QSound Labs Inc. STA335BWSQS Revision history ## 12 Revision history www.datasheet4u.com Table 73. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 05-Mar-2009 | 1 | Initial release. | www.datasheet4u.com #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2009 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 477