# Am2903A Four-Bit Bipolar Microprocessor Slice (delete note P and note "added from price list") #### DISTINCTIVE CHARACTERISTICS Expandable Register File - most spran - The Am2903A includes the necessary "hooks" to expand the register file externally to any number of registers. - Built-in Parity Generation and Sign Extension Circuitry Can supply parity across the entire ALU output and provide sign extension at any slice boundary. - Built-in Division Logic – Executes non-restoring, multiple-length division with correction of the quotient. - Built-in Normalization Logic - - The mantissa and exponent of a floating-point number can be developed using a single microcycle per shift. Status flags indicate when the operation is complete. - Built-in Multiplication and Division Logic Performs unsigned multiplication, two's complement multiplication and the last cycle of a two's complement multiplication. #### **GENERAL DESCRIPTION** The Am2903A is a four-bit expandable bipolar microprocessor slice. The Am2903A performs all functions performed by the industry standard Am2901 and, in addition, provides a number of significant enhancements that are especially useful in arithmetic-oriented processors. Infinitely expandable memory and three-port, three-address architecture are provided by the Am2903A. In addition to its complete arithmetic and logic instruction set, the Am2903A provides a special set of instructions which facilitate the implementation of multiplication, division, normalization, and other previously time-consuming operations. The Am2903A is identical to the Am2903 but up to 30% faster. #### **RELATED PRODUCTS** | Part No. | Description | |----------|----------------------------------------| | Am2902A | Carry Look-Ahead Generator | | Am2904 | Status and Shift Control Unit | | Am2910A | Microprogram Controller | | Am2914 | Vectored Priority Interrupt Controller | | Am2918 | Pipeline Register | | Am2920 | Octal Register | | Am2922 | Condition Code MUX | | Am2925 | System Clock Generator | | Am2940 | DMA Address Generator | | Am2952 | Bidirectional I/O Port | | Am29705A | Two-Port RAM | | Am27S35 | Registered PROM | # CONNECTION DIAGRAMS\* Top View Note: Pin 1 is marked for orientation. \*This device is also available in a 48-Pin Flatpack (CFT048). Pinouts are the same as the DIP. #### METALLIZATION AND PAD LAYOUT ## ORDERING INFORMATION APL and CPL Products AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. CPL (Controlled Products List) products are processed in accordance with MIL-STD-883C, but are inherently non-compliant because of package, solderability, or surface treatment exceptions to those specifications. The order number (Valid Combination) is formed by a combination of: #### APL Products: A. Device Number - B. Speed Option (if applicable) - C. Device Class D. Package Type - E. Lead Finish - CPL Products: A. Device Number - B. Speed Option (if applicable)C. Package Type - D. Temperature Range - E. CPL Status ## A. DEVICE NUMBER/DESCRIPTION Am2903A Four-Bit Bipolar Microprocessor Slice | | Valid Combinations | | | | | | | | | |-----|--------------------|------------|--|--|--|--|--|--|--| | APL | AM2903A | /BXC, /BYC | | | | | | | | | CPL | AM2903A | /LMC | | | | | | | | Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### PIN DESCRIPTION #### A<sub>0-3</sub> RAM A Address Inputs (TTL Input) Four RAM address inputs that contain the address of the RAM word appearing at the RAM A output port. #### B<sub>0-3</sub> RAM B Address Inputs (TTL Input) Four RAM address inputs that contain the address of the RAM word appearing at the RAM B output port and into which new data is written when the WE input and the CP input are LOW. #### WE Write Enable Input (TTL Input) The RAM write enable input. If $\overline{WE}$ is LOW, data at the Y I/O port is written into the RAM when the CP input is LOW. When $\overline{WE}$ is HIGH, writing data into the RAM is inhibited. #### DA<sub>0-3</sub> External Data Inputs (TTL Input) A four-bit external data input that can be selected as one of the Am2903A ALU operand sources; DA<sub>0</sub> is the least significant bit. #### EA Control Input (TTL Input) A control input that, when HIGH, selects DA<sub>0-3</sub> as the ALU R operand, and, when LOW, selects RAM output A as the ALU R operand. ## DB<sub>0-3</sub> External Data Inputs/Outputs (Three-State Input/Output) A four-bit external data input/output. Under control of the $\overline{\text{OE}_B}$ input, RAM output port B can be directly read on these lines, or input data on these lines can be selected as the ALU S operand. #### OER Control Input (TTL Input) A control input that, when LOW, enables RAM output B onto the DB $_{0.3}$ lines and, when HIGH, disables the RAM output B three-state buffers. #### Cn Carry-in Input (TTL Input) The carry-in input to the Am2903A ALU. #### In\_8 Instruction Inputs (TTL Input) The nine instruction inputs used to select the Am2903A operation to be performed. #### IEN Instruction Enable Input (TTL Input) The instruction enable input that, when LOW, allows the Q Register and the Sign Compare flip-flop to be written. When IEN is HIGH, the Q Register and Sign Compare flip-flop are in the hold mode. On the Am2903A, IEN also controls WRITE. #### Cn + 4 Carry-Out Output (TTL Output) This output generally indicates the carry-out of the Am2903A ALU. Refer to Table 5 for an exact definition of this pin. #### G/N Carry-Generate Output (TTL Output) A multi-purpose pin that indicates the carry generate, $\overline{G}$ , function at the least significant and intermediate slices, and generally indicates the sign, N, of the ALU result at the most significant slice. Refer to Table 5 for an exact definition of this pin. #### P/OVR Carry-Propagate Output (TTL Output) A multi-purpose pin that indicates the carry propagate, $\overline{P}$ , function at the least significant and intermediate slices, and indicates the conventional two's complement overflow, OVR, signal at the most significant slice. Refer to Table 5 for an exact definition of this pin. ## Open-Collector I/O Pin (Open-Collector Input/Output) An open-collector input/output pin that, when HIGH, generally indicates the outputs are all LOW. For some Special Functions, Z is used as an input pin. Refer to Table 5 for an exact definition of this pin. ## SIO<sub>0</sub>, SIO<sub>3</sub> Bidirectional Serial Shift I/Os for the ALU (Three-State Input/Output) Bidirectional serial shift inputs/outputs for the ALU shifter. During a shift-up operation, SIO<sub>0</sub> is an input and SIO<sub>3</sub> an output. During a shift-down operation, SIO<sub>3</sub> is an input and SIO<sub>0</sub> is an output. Refer to Tables 3 and 4 for an exact definition of these pins. #### QIO<sub>0</sub>, QIO<sub>3</sub> Bidirectional Serial Shift I/O s for the Q Shifter (Three-State Input/Output) Bidirectional serial shift inputs/outputs for the Q shifter that operate like SIO<sub>0</sub> and SIO<sub>3</sub>. Refer to Tables 3 and 4 for an exact definition of these pins. #### SS Control Input (TTL Input) An input pin that, when tied LOW, programs the chip to act as the least significant slice (LSS) of an Am2903A array and enables the WRITE output onto the WRITE/MSS pin. When LSS is tied HIGH, the chip is programmed to operate as either an intermediate or most significant slice and the WRITE output buffer is disabled. #### WRITE/MSS Control Input (Three-State Input/Output) When LSS is tied LOW, the WRITE output signal appears at this pin; the WRITE signal is LOW when an instruction that writes data into the RAM is being executed. When LSS is tied HIGH, WRITE/MSS is an input pin; tying it HIGH programs the chip to operate as an intermediate slice (IS) and tying it LOW programs the chip to operate as the most significant slice (MSS). ## Y<sub>0-3</sub> Data Inputs/Outputs (Three-State Input/Output) Input/Output) Four data inputs/outputs of the Am2903A. Under control of the ΦΕγ input, the ALU shifter output data can be enabled onto these lines, or these lines can be used as data inputs when external data is written directly into the RAM. #### OEy Control Input (TTL Input) A control input that, when LOW, enables the ALU shifter output data onto the Y<sub>0-3</sub> lines and, when HIGH, disables the Y<sub>0-3</sub> three-state output buffers. #### CP Clock Input (TTL Input) The clock input to the Am2903A. The Q Register and Sign Compare flip-flop are clocked on the LOW-to-HIGH transition of the CP signal. When enabled by WE, data is written in the RAM when CP is LOW. #### **FUNCTIONAL DESCRIPTION** #### Architecture of the Am2903A The Am2903A is a high-performance, cascadable, four-bit bipolar microprocessor slice designed for use in CPU's, peripheral controllers, microprogrammable machines, and numerous other applications. The microinstruction flexibility of the Am2903A allows the efficient emulation of almost any digital computing machine. The nine-bit microinstruction selects the ALU sources, function and destination. The Am2903A is cascadable with full lookahead or ripple carry, has three-state outputs, and provides various ALU status flag outputs. Advanced IMOX<sup>TM</sup> processing is used to fabricate this 48-pin LSI circuit. All data paths within the device are four bits wide. As shown in the block diagram, the device consists of a 16-word by 4-bit, two-port RAM with latches on both output ports, a high-performance ALU and shifter, a multi-purpose Q Register with shifter input, and a nine-bit instruction decoder. #### Two-Port RAM Any two RAM words addressed at the A and B address ports can be read simultaneously at the respective RAM A and B output ports. Identical data appear at the two output ports when the same address is applied to both address ports. The latches at the RAM output ports are transparent when the clock input, CP, is HIGH and they hold the RAM output data when CP is LOW. Under control of the $\overline{\text{OE}_B}$ three-state output enable, RAM data can be read directly at the Am2903A DB (I/O) port. External data at the Am2903A Y I/O port can be written directly into the RAM, or ALU shifter output data can be enabled onto the YI/O port and entered into the RAM. Data is written into the RAM at the B address when the write enable input, WE, is LOW and the clock input, CP, is LOW. #### **Arithmetic Logic Unit** The Am2903A high-performance ALU can perform seven arithmetic and nine logic operations on two 4-bit operands. Multiplexers at the ALU inputs provide the capability to select various pairs of ALU source operands. The $\overline{E}_A$ input selects either the DA external data input or RAM output port A for use as one ALU operand and the $\overline{OE}_B$ and $I_0$ inputs select RAM output port B, DB external data input, or the Q Register content for use as the second ALU operand. Also, during some ALU operations, zeroes are forced at the ALU operand inputs. Thus, the Am2903A ALU can operate on data from two external sources, from an internal and external source, or from two internal sources. Table I shows all possible pairs of ALU source operands as a function of the $\overline{E}_A$ , $\overline{OE}_B$ , and $I_0$ inputs. When instruction bits I<sub>4</sub>, I<sub>3</sub>, I<sub>2</sub>, I<sub>1</sub>, and I<sub>0</sub> are LOW, the Am2903A executes special functions. Table 4 defines these special functions and the operation which the ALU performs for each. When the Am2903A executes instructions other than the nine special functions, the ALU operation is determined by instruction bits I<sub>4</sub>, I<sub>3</sub>, I<sub>2</sub>, and I<sub>1</sub>. Table 2 defines the ALU operation as a function of these four instruction bits. TABLE 1. ALU OPERAND SOURCES | EA | l <sub>0</sub> | OEB | ALU Operand R | ALU Operand S | |----|----------------|-----|-------------------|-------------------| | L | L | L | RAM Output A | RAM Output B | | L | L | н | RAM Output A | DB <sub>0-3</sub> | | L | Н | х | RAM Output A | Q Register | | н | L | L | DA <sub>0-3</sub> | RAM Output B | | н | L | н | DA <sub>0-3</sub> | DB <sub>0-3</sub> | | Н | н | Х | DA <sub>0-3</sub> | Q Register | L = LOW H = HIGH X = Don't Care TABLE 2. Am2903A ALU FUNCTIONS | 14 | lз | l <sub>2</sub> | l <sub>1</sub> | Hex<br>Code | ALU FUNCTIONS | | | | | | |----|----|----------------|----------------|-------------|----------------------------------------------|--|--|--|--|--| | Ī. | _ | _ | | 0 | 1 <sub>0</sub> = L Special Functions | | | | | | | L | - | L | L | U | I <sub>0</sub> = H F <sub>i</sub> = HIGH | | | | | | | L | L | L | Н | 1 | F = S Minus R Minus 1 plus<br>C <sub>n</sub> | | | | | | | L | L | н | L | 2 | F = R Minus S Minus 1 Plus<br>Cn | | | | | | | L | L | Н | Н | 3 | F = R Plus S Plus Cn | | | | | | | L | Н | L | L | 4 | F = S Plus C <sub>n</sub> | | | | | | | L | Н | L | Н | 5 | F = S Plus C <sub>n</sub> | | | | | | | L | Н | Н | L | 6 | F = R Plus C <sub>n</sub> | | | | | | | L | Н | Н | Н | 7 | F=R Plus C <sub>n</sub> | | | | | | | Н | L | L | L | 8 | F <sub>i</sub> = LOW | | | | | | | Н | L | L | Н | 9 | $F_l = \overline{R}_i$ AND $S_i$ | | | | | | | Н | L | Н | L | Α | Fi = Ri EXCLUSIVE NOR Si | | | | | | | Н | L | Н | Н | В | FI = Ri EXCLUSIVE OR Si | | | | | | | Н | Н | L | L | С | Fi = Ri AND Si | | | | | | | Н | Н | L | Н | D | Fi = Ri NOR Si | | | | | | | Н | Н | Н | L | E | Fi = Ri NAND Si | | | | | | | Н | Н | Н | Н | F | Fi = Ri OR Si | | | | | | L = LOW H = HI H = HIGH i = 0 to 3 Am2903As may be cascaded in either a ripple carry or lookahead carry fashion. When a number of Am2903As are cascaded, each slice must be programmed to be a most significant slice (MSS), intermediate slice (IS), or least significant slice (LSS) of the array. The carry generate, G, and carry propagate, P, signals required for a lookahead carry scheme are generated by the Am2903A and are available as outputs of the least significant and intermediate slices. The Am2903A also generates a carry-out signal, $C_{n+4}$ , which is generally available as an output of each slice. Both the carry-in, $C_n$ , and carry-out, $C_{n+4}$ , signals are active HIGH. The ALU generates two other status outputs. These are negative, N, and overflow, OVR. The N output is generally the most significant (sign) bit of the ALU output and can be used to determine positive or negative results. The OVR output indicates that the arithmetic operation being performed exceeds the available two's complement number range. The N and OVR signals are available as outputs of the most significant slice. Thus, the multipurpose $\overline{G}/N$ and $\overline{P}/OVR$ outputs indicate $\overline{G}$ and $\overline{P}$ at the least significant and intermediate slices, and sign and overflow at the most significant slice. To some extent, the meaning of the $C_{n+4}$ , $\overline{P}/OVR$ , and $\overline{G}/N$ signals vary with the ALU function being performed. Refer to Table 5 for an exact definition of these four signals as a function of the Am2903A instruction. #### **ALU Shifter** Under instruction control, the ALU shifter passes the ALU output (F) non-shifted, shifts it up one bit position (2F), or shifts it down one bit position (F/2). Both arithmetic and logical shift operations are possible. An arithmetic shift operation shifts data around the most significant (sign) bit position of the most significant slice, and a logical shift operation shifts data through this bit position (see Figure 1). SIO<sub>0</sub> and SIO<sub>3</sub> are bidirectional serial shift inputs/outputs. During a shift-up operation, SIO<sub>0</sub> is generally a serial shift input and SIO<sub>3</sub> a serial shift input and SIO<sub>3</sub> is generally a serial shift output. During a shift-down operation, SIO<sub>3</sub> is generally a serial shift output. To some extent, the meaning of the $SIO_0$ and $SIO_3$ signals is instruction dependent. Refer to Tables 3 and 4 for an exact definition of these pins. The ALU shifter also provides the capability to sign extend at slice boundaries. Under instruction control, the SIO<sub>0</sub> (sign) input can be extended through Y<sub>0</sub>, Y<sub>1</sub>, Y<sub>2</sub>, Y<sub>3</sub> and propagated to the SIO<sub>3</sub> output. A cascadable, five-bit parity generator/checker is designed into the Am2903A ALU shifter and provides ALU error detection capability. Parity for the F<sub>0</sub>, F<sub>1</sub>, F<sub>2</sub>, F<sub>3</sub> ALU outputs and SIO<sub>3</sub> input is generated and, under instruction control, is made available at the SIO<sub>2</sub> output. The instruction inputs determine the ALU shifter operation. Table 4 defines the special functions and the operation the ALU shifter performs for each. When the Am2903A executes instructions other than the special functions, the ALU shifter operation is determined by instruction bits I<sub>8</sub>, I<sub>7</sub>, I<sub>6</sub>, I<sub>5</sub>. Table 3 defines the ALU shifter operation as a function of these four #### Q Register on the LOW-to-HIGH transition of the CP input. It is intended primarily for use in multiplication and division operations; however, it can also be used as an accumulator or holding register for some applications. The ALU output, F, can be loaded into the Q Register, and/or the Q Register can be selected as the source for the ALU S operand. The shifter at the input to the Q Register provides the capability to shift the Q Register contents up one bit position (Q/Q) or down one bit position (Q/Q). Only logical shifts are performed. QlQ<sub>Q</sub> and The Q Register is an auxiliary four-bit register which is clocked ${\rm QIO_3}$ are bidirectional shift serial inputs/outputs. During a Q Register shift-up operation, ${\rm QIO_0}$ is a serial shift input and ${\rm QIO_3}$ is a serial shift output. During a shift-down operation, ${\rm QIO_3}$ is a serial shift input and ${\rm QIO_0}$ is a serial shift output. Figure 1-1. Am2903A Arithmetic Shift Path DF000420 ## Figure 1-2. Am2903A Logical Shift Path Double-length arithmetic and logical shifting capability is provided by the Am2903A. The double-length shift is performed by connecting QlO $_3$ of the most significant slice to SlO $_0$ of the least significant slice, and executing an instruction which shifts both the ALU output and the Q Register. The Q Register and shifter are controlled by the instruction inputs. Table 4 defines the Am2903A special functions and the operations which the Q Register and shifter perform for each. When the Am2903A executes instructions other than the special functions, the Q Register and shifter operation is controlled by instruction bits I<sub>8</sub>, I<sub>7</sub>, I<sub>6</sub>, I<sub>5</sub>. Table 3 defines the Q Register and shifter operation as a function of these four bits. #### **Output Buffers** The DB and Y ports are bidirectional I/O ports driven by three-state output buffers with external output enable controls. The Y output buffers are enabled when the $\overline{\text{OE}_Y}$ input is LOW and are in the high impedance state when $\overline{\text{OE}_Y}$ is HIGH. The DB output buffers are enabled when the $\overline{\text{OE}_B}$ input is LOW. TABLE 3. ALU DESTINATION CONTROL FOR I<sub>0</sub> OR I<sub>1</sub> OR I<sub>2</sub> OR I<sub>3</sub> = HIGH, $\overline{\text{IEN}}$ = LOW. | | | | | | | SIO | 3 | Yз | | Y <sub>2</sub> | | | | | | 0 Ban 8 | | | |----------------|----|----|----------------|-------------|-----------------------------------------------------------------------------------------|-------------------|------------------|-------------------|------------------|-------------------|------------------|----------------|------------------|------------------|-------|--------------------------------|------------------|------------------| | l <sub>8</sub> | 17 | 16 | l <sub>5</sub> | Hex<br>Code | ALU Shifter<br>Function | Most Sig<br>Slice | Other<br>Slices | Most Sig<br>Slice | Other<br>Slices | Most Sig<br>Slice | Other<br>Slices | Y <sub>1</sub> | Yo | SIO <sub>0</sub> | Write | Q Reg &<br>Shifter<br>Function | QIO <sub>3</sub> | QIO <sub>0</sub> | | L | L | L | L | 0 | Arith. F/2 → Y | Input | Input | F <sub>3</sub> | SIO <sub>3</sub> | SIO <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | L | Hold | Z | Z | | L | L | L | Н | 1 | Log. F/2→Y | Input | Input | SIO <sub>3</sub> | SIO <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | L | Hold | Z | Z | | L | L | н | L | 2 | Arith. F/2 → Y | Input | Input | F <sub>3</sub> | SIO <sub>3</sub> | SIO <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | L | Log. Q/<br>2 → Q | Input | Q <sub>0</sub> | | L | L | Н | Н | 3 | Log. F/2→Y | Input | Input | SIO <sub>3</sub> | SIO <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | Fı | F <sub>0</sub> | L | Log. Q/<br>2→Q | Input | Q <sub>0</sub> | | L | Н | L | L | 4 | F→Y | Input | Input | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Parity | L | Hold | Z | Z | | L | Н | L | н | 5 | F→Y | Input | Input | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Parity | н | Log. Q/<br>2 → Q | Input | $Q_0$ | | L | Н | Н | L | 6 | F→Y | Input | Input | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Parity | Н | F→Q | Z | Z | | L | Н | Н | Н | 7 | F→Y | Input | Input | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Parity | L | F→Q | Z | Z | | Н | L | Ł | L | 8 | Arith. 2F → Y | F <sub>2</sub> | F <sub>3</sub> | Fg | F <sub>2</sub> | F <sub>1</sub> | F <sub>1</sub> | F <sub>0</sub> | SIO <sub>0</sub> | Input | L | Hold | Z | Z | | Н | L | L | Н | 9 | Log. 2F → Y | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>1</sub> | F <sub>0</sub> | SIO <sub>0</sub> | Input | L | Hold | Z | Z | | н | L | Н | L | Α | Arith. 2F → Y | F <sub>2</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>1</sub> | F <sub>0</sub> | SIO <sub>0</sub> | Input | L | Log.<br>2Q → Q | Q <sub>3</sub> | Input | | н | L | Н | Н | В | Log. 2F → Y | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>1</sub> | F <sub>0</sub> | SIO <sub>0</sub> | Input | L | Log.<br>2Q → Q | Q <sub>3</sub> | Input | | Н | Н | L | L | C | F→Y | F <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Z | H | Hold | Z | Z | | н | Н | L | Н | Đ | F-Y | F <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Z | Ŧ | Log.<br>2Q → Q | Q <sub>3</sub> | Input | | н | Н | Н | L | Ε | SIO <sub>0</sub> → Y <sub>0</sub> ,<br>Y <sub>1</sub> , Y <sub>2</sub> , Y <sub>3</sub> | SIO <sub>0</sub> | SIO <sub>0</sub> | SIO <sub>0</sub> | SIO <sub>0</sub> | SIO <sub>0</sub> | SIO <sub>0</sub> | SIOo | SIO <sub>0</sub> | Input | L | Hold | Z | Z | | Н | Н | Н | Н | F | F→Y | F <sub>3</sub> | F3 | F <sub>3</sub> | F3 | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Z | L | Hold | Z | Z | Parity = $F_3 \ \nabla F_2 \ \nabla F_1 \ \nabla F_0 \ \nabla SIO_3$ $\nabla = Exclusive OR$ L = LOW H = HIGH Z = High-Impedance TABLE 4. SPECIAL FUNCTIONS FOR $I_4 = I_3 = I_2 = I_1 = I_0 = LOW$ (Note 4) | | | | | SIO3 | 3 | ļ | | | | | |-------------------|--------------------------------------------------------|----------------------------------------------------------------------------|-------------------------|---------------------------------|-----------------|------------------|--------------------------------|--------------------------------------------------|------------------|-------------| | (Hex)<br>18171615 | Special Function | ALU Function | ALU Shifter<br>Function | Most Sig<br>Slice | Other<br>Slices | SIO <sub>0</sub> | Q Reg &<br>Shifter<br>Function | QIO <sub>3</sub> | QIO <sub>0</sub> | WRITE | | 0 | Unsigned Multiply | $F = S + C_n$ if $Z = L$<br>$F = R + S + C_n$ if $Z = H$ | Log F/2→Y<br>(Note 1) | Z | Input | F <sub>0</sub> | Log Q/2 | Input | Q <sub>0</sub> | L | | 1 | (Note 5) | | | | 1 | | · | <del> </del> | <u> </u> | <del></del> | | 2 | Two's Complement<br>Multiply | $F = S + C_n$ if $Z = L$<br>$F = R + S + C_n$ if $Z = H$ | Log F/2→Y<br>(Nate 2) | z | Input | F <sub>0</sub> | Log Q/2<br>→Q | Input | Q <sub>0</sub> | L | | 3 | (Note 5) | | | | 1 | | | <del> </del> | $\vdash \neg$ | <del></del> | | 4 | Increment by<br>One or Two | F = S + 1 + C <sub>n</sub> | F→Y | Input | Input | Parity | Hold | Z | Z | L | | 5 | Sign/Magnitude<br>Two's Complement | $F = S + C_n \text{ if } Z = L$ $F = \overline{S} + C_n \text{ if } Z = H$ | F→Y<br>(Note 3) | Input | Input | Parity | Hold | Z | Z | L | | 6 | | $F = S + C_n$ if $Z = L$<br>$F = S - R - 1 + C_n$ if $Z = H$ | Log F/2-Y<br>(Note 2) | Z | Input | Fo | Log Q/2<br>→Q | Input | Q <sub>0</sub> | L | | 7 | (Note 5) | | | | | | | | | <u> </u> | | 8 | Single Length<br>Normalize | $F = S + C_n$ | F→Y | F <sub>3</sub> | F <sub>3</sub> | Z | Log 2Q<br>→Q | Q <sub>3</sub> | Input | L | | 9 | (Note 5) | | | | $\vdash$ | | | $\vdash$ | $\vdash$ | | | Α | Double Length<br>Normalize and First<br>Divide Op | $F = S + C_n$ | Log 2F→Y | R <sub>3</sub> ∇ F <sub>3</sub> | F <sub>3</sub> | Input | Log 2Q<br>→Q | Q <sub>3</sub> | Input | L | | В | (Note 5) | | | <del></del> | <del></del> | | | <b>-</b> | $\vdash$ | | | | | $F = S + R + C_n$ if $Z = L$<br>$F = S - R - 1 + C_n$ if $Z = H$ | Log 2F→Y | R <sub>3</sub> ∇ F <sub>3</sub> | F <sub>3</sub> | Input | Log 2Q<br>→Q | Q <sub>3</sub> | Input | L | | D | (Note 5) | | | | <del> </del> | | | | | | | E | Two's Complement<br>Divide Correction<br>and Remainder | $F = S + R + C_n$ if $Z = L$<br>$F = S - R - 1 + C_n$ if $Z = H$ | F→Y | F <sub>3</sub> | F <sub>3</sub> | z | Log 2Q<br>→Q | Q <sub>3</sub> | Input | L | | F | (Note 5) | | | | | | | | | | Notes: 1. At the most significant slice only, the $C_{n+4}$ signal is internally gated to the $Y_3$ output. 2. At the most significant slice only, $F_3$ $\nabla$ OVR is internally gated to the $Y_3$ output. 3. At the most significant slice only, $F_3$ $\nabla$ $F_3$ is generated at the $Y_3$ output. 4. The Q Register cannot be used explicitly as an operand for any Special Functions. It is defined implicitly within the functions. 5. Not valid. = LOW = High-Impedance = HIGH $\bar{\nabla}$ = Exclusive OR = Don't Care Parity = SIO<sub>3</sub> ♥ F<sub>3</sub> ♥ F<sub>2</sub> ♥ F<sub>1</sub> ♥ F<sub>0</sub> The zero, Z, pin is an open collector input/output that can be wire-OR'ed between slices. As an output it can be used as a zero detect status flag and generally indicates that the Yo-3 pins are all LOW. To some extent the meaning of this signal varies with the instruction being performed. Refer to Table 5 for an exact definition of this signal as a function of the Am2903A instructions. #### Instruction Decoder The Instruction Decoder generates required internal control signals as a function of the nine instruction inputs, IO-8; the Instruction Enable input, IEN; the LSS input; and the WRITE/ MSS input/output. The WRITE output is LOW when an instruction which writes data into the RAM is being executed. Refer to Tables 3 and 4 for a definition of the WRITE output as a function of the Am2903A instruction inputs. On the Am2903A, when IEN is HIGH, the WRITE output is forced HIGH and the Q Register and Sign Compare Flip-Flop contents are preserved. When IEN is LOW, the WRITE output is enabled and the Q Register and Sign Compare Flip-Flop can be written according to the Am2903A instruction. The Sign Compare Flip-Flop is an on-chip flip-flop which is used during an Am2903A divide operation (see Figure 2). #### Programming the Am2903A Slice Position Tying the $\overline{\text{LSS}}$ input LOW programs the slice to operate as a least significant slice (LSS) and enables the WRITE output signal onto the WRITE/MSS bidirectional I/O pin. When LSS is tied HIGH, the WRITE/MSS pin becomes an input pin; tying the WRITE/MSS pin HIGH programs the slice to operate as an intermediate slice (IS) and tying it LOW programs the slice to operate as a most significant slice (MSS). The WRITE/MSS pin must be tied HIGH through a resistor. WRITE/MSS and LSS should not be connected together. | | | | | | | P/OV | R | Ğ/N | i | | $Z(\overline{OE}_Y = LOW)$ | | |----------------|-------|----|-----------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------|--------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | (Hex) | (Hex) | ю | Gi<br>(i=0 to 3) | Pi<br>(i = 0 to 3) | C <sub>n+4</sub> | Most Sig<br>Slice | Other<br>Slices | Most Sig<br>Slice | Other<br>Slices | Most Sig<br>Slice | Intermediate<br>Slice | Least Sig<br>Slice | | X | 0 | Н | 0 | 1 | - | 0 | 0 | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | | × | 1 | х | R <sub>i</sub> ^S <sub>i</sub> | R̄ <sub>i</sub> v S <sub>i</sub> | G v<br>PC <sub>n</sub> | C <sub>n + 3</sub> ♥<br>C <sub>n + 4</sub> | P | F <sub>3</sub> | Ğ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | | × | 2 | х | R <sub>i</sub> ∧ <del>S</del> i | R <sub>i</sub> v S <sub>i</sub> | G v<br>PC <sub>n</sub> | C <sub>n+3</sub> ∇<br>C <sub>n+4</sub> | P | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | | х | 3 | x | R <sub>i</sub> ^S <sub>i</sub> | R <sub>i</sub> v S <sub>i</sub> | G v<br>PCn | C <sub>n+3</sub> ∇<br>C <sub>n+4</sub> | P | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | | Х | 4 | × | 0 | Si | G v<br>PCn | C <sub>n + 3</sub> ♥<br>C <sub>n + 4</sub> | P | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overrightarrow{\nabla}_0\overrightarrow{\nabla}_1\overrightarrow{\nabla}_2\overrightarrow{\nabla}_3$ | | × | 5 | × | 0 | ĪS <sub>i</sub> | G v<br>PC <sub>n</sub> | C <sub>n+3</sub> ♥<br>C <sub>n+4</sub> | P | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | | × | 6 | × | 0 | Ri | G v<br>PCn | Cn + 3 ♥<br>Cn + 4 | P | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | 7₀7₁7₂₹₃ | | х | 7 | × | 0 | R <sub>i</sub> | G v<br>PCn | C <sub>n+3</sub> ∇<br>C <sub>n+4</sub> | Þ | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | | × | 8 | lχ | 0 | 1 | 0 | 0 | 0 | F <sub>3</sub> | G | $\vec{Y}_0\vec{Y}_1\vec{Y}_2\vec{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\nabla_0\nabla_1\nabla_2\nabla_3$ | | X | 9 | x | R <sub>i</sub> ^S <sub>i</sub> | 1 | 0 | 0 | 0 | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $Y_0Y_1Y_2Y_3$ | | X | A | X | | R <sub>i</sub> v S <sub>i</sub> | 0 | 0 | 0 | F <sub>3</sub> | Ğ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\nabla_0 \nabla_1 \nabla_2 \nabla_3$ | | - <del>X</del> | В | | R̄ <sub>i</sub> ∧S <sub>i</sub> | R <sub>i</sub> v S <sub>i</sub> | 0 | 0 | 0 | F <sub>3</sub> | Ğ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | | <u> </u> | c | _ | R <sub>i</sub> ^S <sub>i</sub> | 1 | 0 | 0 | 0 | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | | x | D | | Ā <sub>i</sub> ∧Š <sub>i</sub> | 1 | 0 | 0 | 0 | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | | - <u>^</u> - | E | _ | R <sub>i</sub> ∧S <sub>i</sub> | 1 | 0 | 0 | 0 | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overrightarrow{Y}_0\overrightarrow{\nabla}_1\overrightarrow{\nabla}_2\overrightarrow{\nabla}_3$ | | | F | _ | R <sub>i</sub> ^S <sub>i</sub> | 1 | 0 | 0 | 0 | F <sub>3</sub> | G | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\nabla_0 \nabla_1 \nabla_2 \nabla_3$ | | 0 | 0 | L | 0 if $Z = L$<br>$R_i \wedge S_i$ if $Z = H$ | S <sub>i</sub> if Z = L<br>R <sub>i</sub> v S <sub>i</sub> if<br>Z = H | G v<br>PC <sub>n</sub> | C <sub>n+3</sub> ♥<br>C <sub>n+4</sub> | P | F <sub>3</sub> | Ğ | Input | Input | Q <sub>0</sub> | | 1 | 0 | L | (Note 6) | | <u> </u> | | - | <del> </del> | | | | <b>_</b> | | 1 | 8 | L | (Note 6) | | | | ļ | | ļ | | | | | 2 | 0 | L | 0 if $Z = L$<br>$R_i \land S_i$ if $Z = H$ | Si if Z = L<br>Ri v Si if<br>Z = H | G v<br>PCn | C <sub>n + 3</sub> ♥<br>C <sub>n + 4</sub> | P | F <sub>3</sub> | G | Input | Input | Q <sub>0</sub> | | 3 | 0 | L | (Note 6) | | | | | | 1 | | | | | 4 | 0 | L | (Note 1) | (Note 2) | G v<br>PCn | C <sub>n + 3</sub> ∇<br>C <sub>n + 4</sub> | P | F <sub>3</sub> | G | $\overrightarrow{Y}_0\overrightarrow{Y}_1\overrightarrow{Y}_2\overrightarrow{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | $\overline{Y}_0\overline{Y}_1\overline{Y}_2\overline{Y}_3$ | | 5 | 0 | L | О | $S_i$ if $Z = L$<br>$S_i$ if $Z = H$ | G v<br>PC <sub>n</sub> | C <sub>n+3</sub> ♥<br>C <sub>n+4</sub> | P | $\begin{array}{c} F_3 \text{ if } Z = L \\ F_3 \ \forall \ S_3 \text{ if} \\ Z = H \end{array}$ | G | S <sub>3</sub> | Input | Input | | 6 | 0 | L | $\frac{0}{R_i} \text{ if } Z = L$ $R_i \land S_i \text{ if } Z = H$ | S <sub>i</sub> if Z = L<br>R <sub>i</sub> v S <sub>i</sub> if<br>Z = H | G v<br>PCn | C <sub>n + 3</sub> ∇<br>C <sub>n + 4</sub> | P | F <sub>3</sub> | Ğ | Input | Input | Q <sub>0</sub> | | 7 | 0 | L | (Note 6) | | | | | L | ļ | | <b>5 5 5 5</b> | | | . 8 | 0 | L | 0 | Si | (Note 3) | Q2 7 Q1 | P | Q <sub>3</sub> | G | $\overline{Q}_0\overline{Q}_1\overline{Q}_2\overline{Q}_3$ | $\overline{Q}_0\overline{Q}_1\overline{Q}_2\overline{Q}_3$ | $\overline{Q}_0\overline{Q}_1\overline{Q}_2\overline{Q}$ | | 9 | 0 | L | (Note 6) | | | | <u> </u> | <u> </u> | <del> </del> | <b> </b> | | | | 9 | 8 | Τ | (Note 6) | | | | | | <del></del> | L | | | | A | 0 | T | . 0 | Si | (Note 4) | F <sub>2</sub> ∇ F <sub>1</sub> | P | F <sub>3</sub> | G | (Note 5) | (Note 5) | (Note 5) | | В | 0 | L | (Note 6) | | | | | 1 | ļ | L | | ļ <u> </u> | | С | 0 | L | $\frac{R_i \wedge S_i \text{ if } Z = L}{R_i \wedge S_i \text{ if } Z = H}$ | $R_i \vee S_i$ if $Z = L$<br>$R_i \vee S_i$ if $Z = H$ | G v<br>PC <sub>n</sub> | C <sub>n+3</sub> ♥<br>C <sub>n+4</sub> | P | F <sub>3</sub> | G | Sign<br>Compare FF<br>Output | Input | Input | | D | 0 | t | (Note 6) | | | T | | | | | | | | E | 0 | +- | $B_i \wedge S_i$ if $Z = L$<br>$R_i \wedge S_i$ if $Z = H$ | Riv Si if<br>Z=L<br>Riv Si if | G v<br>PCn | C <sub>n+3</sub> ♥<br>C <sub>n+4</sub> | ē | F <sub>3</sub> | G | Sign<br>Compare FF<br>Output | Input | Input | | | 1 | | | Z = H | 1 | | <b>_</b> | ļ | - | <del> </del> | ļ | + | F 0 L (Note 6) Notes: 1. If $\overline{LSS}$ is LOW, $G_0=S_0$ and $G_{1,\ 2,\ 3}=0$ . If $\overline{LSS}$ is HIGH, $G_{0,\ 1,\ 2,\ 3}=0$ . 2. If $\overline{LSS}$ is LOW, $P_0=1$ and $P_{1,\ 2,\ 3}=S_{1,\ 2,\ 3}$ . If $\overline{LSS}$ is HIGH, $P_i=S_i$ . 3. At the most significant slice, $C_{n+4}=G_3$ $\forall$ $Q_2$ . At other slices, $C_{n+4}=G_3$ $\vee$ $P_{0,\ 4}$ . At the most significant slice, $C_{n+4}=F_3$ $\vee$ $F_2$ . At other slices, $C_{n+4}=G_3$ $\vee$ $P_{0,\ 5}$ . $P_{0,\ 5}=Q_0$ 5}=Q_$ L = LOW = 0 H = HIGH = 1 v = OR ^ = AND V = EXCLUSIVE OR P = P3P2P1P0 G = G3 v G2P3 v G1P2P3 v G0P1P2P3 Cn + 3 = G2 v G1P2 v G0P1P2 v CnP0P1P2 #### Am2903A Special Functions The Am2903A provides nine Special Functions which facilitate the implementation of the following operations: - Single- and Double-Length Normalization - Two's Complement Division - Unsigned and Two's Complement Multiplication Conversion Between Two's Complement and Sign/Magnitude Representation - Incrementation by One or Two Table 4 defines these Special Functions. The Single-Length and Double-Length Normalization functions can be used to adjust a single-precision or double-precision floating point number in order to bring its mantissa within a specified range. Three Special Functions which can be used to perform a two's complement, non-restoring divide operation are provided by the Am2903A. These functions provide both single- and double-precision divide operations and can be performed in quotient. The Unsigned Multiply Special Function and the two Two's Complement Multiply Special Functions can be used to multiply two n-bit, unsigned or two's complement numbers, "n" clock cycles, where "n" is the number of bits in the respectively, in n clock cycles. These functions utilize the conditional add and shift algorithm. During the last cycle of the two's complement multiplication, a conditional subtraction, rather than addition, is performed because the sign bit of the multiplier carries negative weight. The Sign/Magnitude-Two's Complement Special Function can be used to convert number representation systems. A number expressed in Sign/Magnitude representation can be convert- ed to the Two's Complement representation, and vice-versa, in one clock cycle. The Increment by One or Two Special Function can be used to increment an unsigned or two's complement number by one or two. This is useful in 16-bit word, byte-addressable machines, where the word addresses are multiples of two. Figure 2. Sign Compare Flip-Flop The sign compare signal appears at the Z output of the most significant slice during special functions C and E. Refer to Table 5. #### Cycle Times for 16-Bit System for **Common Operations** Figure 3 shows a typical configuration using 4 Am2903A Superslices, an Am2902A carry lookahead chip, and the Am2904 for shift multiplexers, status registers, and carry in control. For the system enclosed within the dashed lines, there are four major switching paths whose values for various kinds of cycles are summarized below, and shown on the timing waveform, Figure 4. - 1. MICROCYCLE TIME (TCHCH). The minimum time which must elapse between a LOW-TO-HIGH clock transition and the next LOW-TO-HIGH clock transition. - 2. DATA SET-UP TIME (TDVCH). The minimum time which must be allowed between valid, stable data on the D inputs and the clock LOW-TO-HIGH transition. - 3. D TO Y (TDVYV). The maximum time required to obtain valid Y output data after the D inputs are valid. This is the combina- - 4. CP TO Y (TCHYV). tional delay through the parts from D to Y. The maximum time required to obtain valid Y outputs after a clock LOW-TO-HIGH transition. The types of cycles for which data is summarized are as follows: - Logic Any logical operation without a shift. - 2. Logic Rotate Any logic operation with a rotate or shift. - 3. Arithmetic An add or subtract with no shift. - Multiply The first cycle of a 2's complement multiply instruction. Subsequent cycles require less - 5. Divide The iterative divide cycle. The first divide instruction and the last divide (correction) instruction require less time. ### Time in ns Over Commercial Operating Range | CYCLE | TCHCH | TDVCH | TDVYV | TCHYV | |--------------|-------|-------|-------|-------| | LOGIC | 99 | 79 | 59 | 81 | | LOGIC ROTATE | 118 | 99 | 79 | 98 | | ARITHMETIC | 130 | 109 | 91 | 112 | | MULTIPLY | 152 | 113 | 95 | 135 | | DIVIDE | 139 | 113 | 95 | 121 | #### ABSOLUTE MAXIMUM RATINGS | Storage Temperature65 to +150°C (Ambient) Temperature Under Bias55 to +125°C | |------------------------------------------------------------------------------| | Supply Voltage to Ground Potential | | Continuous0.5 V to +7.0 V | | DC Voltage Applied to Outputs For | | High Output State0.5 V to +V <sub>CC</sub> Max. | | DC Input Voltage0.5 V to +5.5 V | | DC Output Current, Into Outputs30 mA | | DC input Current30 mA to +5.0 mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** | Commercial (C) Devices | | |------------------------|---------------| | Temperature | 0 to +70°C | | Supply Voltage + 4.7 | | | Military (M) Devices | | | Temperature | -55 to +125°C | | Supply Voltage + 4 | | Operating ranges define those limits over which the functionality of the device is guaranteed. #### DC CHARACTERISTICS over operating range unless otherwise specified Table continued on next page | Parameters | Description | Description Test Conditions (Note 2) $\begin{vmatrix} I_{OH} = -1.6 \text{ mA} \\ Y_{O}Y_{3}, \overline{G}/N \end{vmatrix}$ | | | | | Typ.<br>(Note 1) | Max. | Unite | |-----------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-------|-------| | | | | | IOH<br>Yo- | = - 1.6 mA<br>Y <sub>3</sub> , G/N | 2.4 | | | | | VOH | Output HIGH Voltage | V <sub>CC</sub> = Min.<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | SIO | = -800 µA<br><sub>0-3</sub> , P/OVR<br><sub>0</sub> , SIO <sub>3</sub> , QIO <sub>0</sub> , QIO <sub>3</sub> ,<br>ITE, C <sub>n+4</sub> | 2.4 | | | Volts | | ICEX | Output Leakage Current for Z Output (Note 4) | V <sub>CC</sub> = Min., V <sub>OH</sub> :<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | = Min., V <sub>OH</sub> = 5.5 V<br>= V <sub>IH</sub> or V <sub>IL</sub> | | | | | 250 | μΑ | | | | | Y <sub>0</sub> , Y <sub>1</sub> , Y<br>Y <sub>3</sub> , Z | '2 | I <sub>OL</sub> = 20 mA (COM'L)<br>I <sub>OL</sub> = 16 mA (MIL) | | | 0.5 | | | Vol | Output LOW Voltage | V <sub>CC</sub> = Min. | DB <sub>0</sub> , DB <sub>1</sub><br>DB <sub>2</sub> , DB <sub>3</sub> | | $I_{OL} = 12$ mA (COM'L)<br>$I_{OL} = 8.0$ mA (MIL) | | | 0.5 | ] | | *OL | Conput COV Voltage | VIN = VIH or = VIL | G/N | | I <sub>OL</sub> = 18 mA | | | 0.5 | Volts | | | | | P/OVR | | I <sub>OL</sub> = 10 mA | | | 0.5 | | | | | | C <sub>n + 4</sub> , SI<br>SIO <sub>3</sub> , QIC<br>QIO <sub>3</sub> , WF | O <sub>0</sub> | l <sub>OL</sub> = 8.0 mA | | | 0.5 | | | V <sub>IH</sub> | Input HIGH Level | Guaranteed input voltage for all inp | | | | 2.0 | | | Voits | | V <sub>IL</sub> | Input LOW Level | | Guaranteed input logical LOW voltage for all inputs (Note 6) | | | | | 0.8 | Volts | | Vi | Input Clamp Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = | -18 mA | | | | | -1.5 | Volts | | | | | | Cn | | | | -3.6 | | | | | | | Y <sub>0</sub> , Y <sub>1</sub> , Y <sub>2</sub> , Y <sub>3</sub> | | | | -1.13 | | | կլ | Input LOW Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = | = 0.5 V | DA <sub>0</sub> | 1, l <sub>2</sub> , l <sub>3</sub> , l <sub>4</sub><br>, DA <sub>1</sub> , DA <sub>2</sub> , DA <sub>3</sub> | | | -0.72 | | | 112 | | (Note 4) | (Note 4) | | o, SIO <sub>3</sub> , QIO <sub>0</sub> ,<br><sub>3</sub> , MSS, DB <sub>0</sub> , DB <sub>1</sub><br>, DB <sub>3</sub> | | | -0.77 | mA | | | | | | All | other inputs | | | -0.36 | | | | | | | Cn | | | | 200 | | | | | | | | Y <sub>1</sub> , Y <sub>2</sub> , Y <sub>3</sub> | | | 110 | | | lін | Input HIGH Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = | 2.7 V | _ | , DA <sub>0</sub> -DA <sub>3</sub> | | | 40 | | | חוי | input filati Culterit | (Note 4) | | | o, SIO <sub>3</sub> , QIO <sub>0</sub> ,<br>3, DB <sub>0-3</sub> , | | | 90 | μΑ | | | | | | | other inputs | | | 20 | | #### DC CHARACTERISTICS | Parameters | Description | | Test Condition | | Min. | Typ.<br>(Note 1) | Max. | Units | | | |----------------|------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------|------------------------|------------------|----------|-------|----|--| | l <sub>i</sub> | Input HIGH Current | | | | 1.0 | mA | | | | | | • | <u> </u> | | | | V <sub>O</sub> = 2.4 V | | | 110 | | | | | Off State | | Y <sub>0</sub> -Y <sub>3</sub> | | V <sub>O</sub> = 0.5 V | | | -1130 | | | | lozh<br>Iozl | (HIGH Impedance)<br>Output Current | V <sub>CC</sub> = Max., | DBn.3. QIOn. Q | 103. | V <sub>O</sub> = 2.4 V | | | 90 | μΑ | | | | | (Note 4) | DB <sub>0-3</sub> , QIO <sub>0</sub> , Q<br>SIO <sub>0</sub> , SIO <sub>3</sub> , W | RITE/MSS | V <sub>O</sub> = 0.5 V | | | -770 | | | | los | Output Short Circuit<br>Current (Note 3) | V <sub>CC</sub> = Max. + 1<br>V <sub>O</sub> = 0.5 V | 0.5 V | | | -30 | | -85 | mA | | | | | 1 | T <sub>A</sub> = 25°C | | | | 220 | 335 | | | | | | 1 | | $T_A = 0 \text{ to}$ | 70°C | | | 350 | | | | | Power Supply Current | | COM'L | TA = 70°0 | T <sub>A</sub> = 70°C | | | 291 | | | | lcc | (Note 5) | V <sub>CC</sub> = Max. | | T <sub>C</sub> = -55 | to 125°C | | | 395 | mA | | | | | | MIL | T <sub>C</sub> = 125 | °C | | <b>†</b> | 258 | ĺ | | - Typical limits are at V<sub>CC</sub> = 5.0 V, 25°C ambient and maximum loading. For conditions shown as Min. or Max., use the appropriate value specified under Operating Ranges for the applicable device type. Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second. Yo.3, DBo.3, SIO<sub>0,3</sub>, GIO<sub>0,3</sub> and WRITE/MSS are three state outputs internally connected to TTL inputs. Z is an open-collector output internally connected to a TTL input. Input characteristics are measured under conditions such that the outputs are in the OFF state. 5. Worst case I<sub>CC</sub> is at minimum temperature. 6. These input levels provide zero noise immunity and should only be static tested in a noise-free environment (not functionally tested). #### I. Am2903A GUARANTEED COMMERCIAL RANGE PERFORMANCE The Am2903A Switching Characteristics are a function of the power supply voltage, the temperature, and the operating mode of the devices. The data has been condensed onto the tables below. All numbers in the tables are in ns. #### INDEX TO SWITCHING TABLES | Table | Data Type | Conditions | Applicable to | |-------|-----------------------|---------------------------|--------------------------------------------------| | 6 | Clock and Write Pulse | 4.75 to 5.25 V, 0 to 70°C | All Functions | | 7 | Enable/Disable Times | 4.75 to 5.25 V, 0 to 70°C | All Functions | | 8 | Setup and Hold Times | 4.75 to 5.25 V, 0 to 70°C | All Functions | | 1-2 | Combinational Delays | 4.75 to 5.25 V, 0 to 70°C | Standard Function and Incre-<br>ment by 1 or 2 | | 1-3 | Combinational Delays | 4.75 to 5.25 V, 0 to 70°C | Multiply Instructions | | 1-4 | Combinational Delays | 4.75 to 5.25 V, 0 to 70°C | Divide Instructions | | 1-5 | Combinational Delays | 4.75 to 5.25 V, 0 to 70°C | Sign Magnitude to Two's<br>Complement Conversion | | 1-6 | Combinational Delays | 4.75 to 5.25 V, 0 to 70°C | Single Length Normalization | ## I-1. Am2903A GUARANTEED COMMERCIAL RANGE PERFORMANCE The tables below specify the guaranteed performance of the Am2903A over the commercial operating range of 0 to $\pm 70^{\circ}$ C with VCC from 4.75 to 5.25 V. All data are in ns, with inputs switching between 0 and 3 V at 1 V/ns and measurements made at 1.5 V. All outputs have maximum DC load. TABLE 6. CLOCK AND WRITE PULSE CHARACTERISTICS ALL FUNCTIONS | | | . ' | |------------------------------------------|-------|-----| | Minimum Clock Low Time | 30 ns | | | Minimum Clock High Time | 30 ns | | | Minimum Time CP and WE both Low to Write | 15 ns | | | | | ٠. | ## TABLE 7. ENABLE/DISABLE TIMES ALL FUNCTIONS | From | То | Enable | Disable | |----------------|-----|--------|---------| | ŌĒŸ | Υ | 25 | 21 | | ŌĒB | DB | 25 | 21 | | l <sub>8</sub> | SIO | 25 | 21 | | 18 | QIO | 38 | 38 | | 18765 | QIO | 38 | 38 | | 143210 | QIO | 38 | 38 | | <u>LSS</u> | WR | 25 | 21 | Note: C<sub>L</sub> = 5.0 pF for output disable tests. Measurement is made to a 0.5 V change on the output. | | | HIGH- | to-LOW | LOW-t | o-HIGH | | |---------------------|-----------------|------------|-------------|-------------|------------|---------------------------| | | | | 1 | pwl | | | | From | With Respect to | Setup | Hold | Setup | Hold | Comments | | Υ | СР | Don't Care | Don't Care | 14 | 3 | Store Y in RAM/Q (Note 1) | | WE HIGH | СР | 15 | Т | owl | 0 | Prevent Writing | | WE LOW | СР | Don't Care | Don't Care | 15 | 0 | Write into RAM | | A. B Source | СР | 20 | 3 | Don't Care | Don't Care | Latch Data from RAM Out | | B Destination | CP | 6 | Т | owl | 3 | Write Data into B Address | | QIO <sub>0, 3</sub> | СР | Don't Care | Don't Care | 17 | 3 | Shift Q | | l <sub>8765</sub> | СР | 12 | _ | 20 | 0 | Write into Q (Note 2) | | IEN HIGH | СР | 24 | | | 0 | Prevent Writing into Q | | IEN LOW | СР | Don't Care | Don't Care | 21 | 0 | Write into Q | | | | | <del></del> | <del></del> | | | Notes: 1. The internal Y-bus to RAM setup condition will be met 5 ns after valid Y output $(\overline{OE}_Y = 0)$ . 18 CP 143210 2. The setup time with respect to CP falling edge is to prevent writing. The setup time with respect to CP rising edge is to enable writing. 32 0 Write into Q (Note 2) 3. For all other setup conditions not specified in this table, the setup time should be the delay to stable Y output plus the Y to RAM internal setup time. Even if the RAM is not being loaded, this setup condition ensures valid writing into the Q register and sign compare flip-flop. 4. WE controls writing into the RAM. IEN controls writing into Q and, indirectly, controls WE through the WRITE/MSS output. To prevent writing, IEN and WE must go HIGH during the entire clock LOW time. They may go LOW after the clock has gone LOW to cause a write, provided the WE LOW and IEN LOW setup times are met. Having gone LOW, they should not be returned HIGH until after the clock has gone HIGH. A and B addresses must be set up prior to the clock HIGH-to-LOW transition to latch data at the RAM output. 6. Writing occurs when CP and WE are both LOW. The B address should be stable during this entire period. Because I<sub>8765</sub> controls the writing or not writing of data into RAM and Q, they should be stable during the entire clock LOW time unless IEN is HIGH, which prevents writing. 8. The setup time prior to the clock LOW-to-HIGH transition occurs in parallel with the setup time prior to the clock HIGH-to-LOW transition and the clock LOW time. The actual setup time requirement on I<sub>43210</sub> relative to the clock LOW-to-HIGH transition is the longer of (1) the setup time prior to clock L →H and (2) the sum of the setup time prior to clock H →L and the clock LOW time. #### SWITCHING CHARACTERISTICS over the COMMERCIAL operating range unless otherwise specified #### I-2 STANDARD FUNCTIONS AND INCREMENT BY ONE OR TWO INSTRUCTIONS (SF 4) | | | То | | | | | | | | | | | | | |-------------------------------------|--------------|--------|------|----|----|-----|----|---------------|---------------------|------------------|------------------|----------------------------|--|--| | From | Υ | Cn + 4 | G, P | z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0, 3</sub> | SIO <sub>0</sub> | SIO <sub>3</sub> | SIO <sub>0</sub><br>Parity | | | | A, B Addr | 67 | 55 | 52 | 74 | 61 | 67 | 28 | - | - | 41 | 62 | 78 | | | | DA, DB | 58 | 50 | 40 | 65 | 54 | 58 | | - | | 35 | 59 | 65 | | | | Cn | 33 | 18 | _ | 35 | 28 | 26 | - | - | - | 23 | 30 | 38 | | | | 18-0 | 64 | 64 | 50 | 72 | 61 | 62 | - | 34 | 26* | 50* | 62* | 74* | | | | CP | 58 | 42 | 43 | 61 | 54 | 58 | 22 | | 22 | 37 | 54 | 60 | | | | SIO <sub>0</sub> , SIO <sub>3</sub> | 23 | | | 29 | - | - | - | - | - | _ | 29 | 19 | | | | MSS | 44 | - | 44 | 44 | 44 | 44 | - | - | - | 44 | 44 | 44 | | | | Y | <del> </del> | - | - | 17 | - | - | | - | - " | _ | - | | | | | ĪĒN | - | 1 - | - | | | - | - | 20 | - | - | - | - | | | | ĒĀ | 58 | 50 | 40 | 65 | 54 | 58 | _ | _ | | 35 | 59 | 65 | | | Notes: 1. A "-" means the delay path does not exist. 2. An "\*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "\*" is the delay to correct data on an enabled output. Standard Functions: See Table 2 Increment SF 4: F = S + 1 + Cn #### I-3 MULTIPLY INSTRUCTIONS (SF 0, SF 2, SF 6) | | i | | | | | To | | | | | | |-------------------------------------|-------|------|--------------------------------------------------|------|----|------|------|------|---------------|--------------------|------------------| | From | Slice | Υ | Cn + 4 | G, P | Z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0,3</sub> | SIO <sub>0</sub> | | | MSS | 67 | (55) | | _ | (61) | (67) | (28) | <u> </u> | - | (41) | | A, B Addr | IS | (67) | (55) | (52) | - | - | - " | (28) | _ | - | (41) | | ., | LSS | (67) | (55) | (52) | - | - | - | (28) | T - | _ | (41) | | | MSS | 58 | (50) | _ | - | (54) | (58) | - | _ | - | (35) | | DA, DB | is | (58) | (50) | (40) | - | _ | _ | - | - | - | (35) | | .,, | LSS | (5B) | (50) | (40) | - | - | - | - | - | - | (35) | | | MSS | 35 | (18) | _ | - | (28) | (26) | - | _ | - | (23) | | Cn | IS | (33) | (18) | _ | | - | - | - | - | - | (23) | | 0,11 | LSS | (33) | (18) | - | - | - | - | - | _ | - | (23) | | | MSS | 94 | 75 | | - | 88 | 88 | - | - | (26) | 73* | | l <sub>8</sub> -0 | IS | 94 | 75 | 71 | | - | - | - | - | (26) | 73* | | ·8 · 0 | LSS | 94 | 75 | 71 | 30 | - | | _ | (34) | (26) | 73* | | | MSS | 58 | (42) | - | _ | (54) | (58) | (22) | - | (22) | (37) | | СР | is | (58) | (42) | (43) | - | - | - | (22) | - | (22) | (37) | | OI . | LSS | 90 | 71 | 67 | 26 | - | - | (22) | - | (22) | 69 | | | MSS | 64 | 45 | | - | 58 | 58 | _ | T - | - | 43 | | z | is | 64 | 45 | 41 | - | _ | - | - | T - | | 43 | | _ | LSS | | <del> </del> | - | _ | _ | - | - | _ | | - | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | (23) | <del> </del> | - | _ | | - | _ | - | - | - | Notes: 1. A "-" means the delay path does not exist. 2. An """ means the output is enabled or disabled by the input. See enable and disable times. A number shown with an """ is the delay to correct data on an enabled output. 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. #### Unsigned Multiply $Y_3 = C_{n+4}$ (MSS) $Z = Q_0$ (LSS) Two's Complement Multiply SF 2: F = S + Cn if Z = 0F = R + S + Cn if Z = 1Y = Log. F/2Q = Log. Q/2 Y<sub>3</sub> = F<sub>3</sub> ⊕ OVR (MSS) Z = Q<sub>0</sub> (LSS) Two's Complement Multiply Last Cycle SF 6: F = S + Cn if Z = 0 F = S - R - 1 + Cn if Z = 1 Y = Log. F/2 Q = Log. Q/2 $Y_3 = OVR \oplus (MSS)$ $Z = Q_0 (LSS)$ #### SWITCHING CHARACTERISTICS over the COMMERCIAL operating range unless otherwise specified #### 1-4 DIVIDE INSTRUCTIONS (SF A/SF C, SF E) | | | То | | | | | | | | | | | | | |-------------------------------------|-------|---------|---------|-------|--------|-------|-------|------|------|--------------------|------------------|--|--|--| | From | Slice | Υ | Cn + 4 | G, P | Z | N | OVR | DB | WR | QIO <sub>0,3</sub> | SIO <sub>3</sub> | | | | | ···· | MSS | (67) | 61/(55) | - | 74/- | 61 | 67 | (28) | _ | _ | 62 | | | | | A, B Addr | is | (67) | (55) | (52) | (74)/- | - | - | (28) | | - | (62) | | | | | | LSS | (67) | (55) | (52) | (74)/- | - | - | (28) | - | - | (62) | | | | | | MSS | (58) | 55/(50) | - | 65/- | 54 | 58 | - | - | | 59 | | | | | DA, DB | IS | (58) | (50) | (40) | (65)/~ | _ | - | - | | | (59) | | | | | , | LSS | (58) | (50) | (40) | (65)/- | - | - | - | - | - | (59) | | | | | | MSS | (33) | 33/(18) | - | 35/- | 28 | 27 | - | | | 32 | | | | | Cn | is | (33) | (18) | - | (35)/- | - | - | - | | | (30) | | | | | | LSS | (33) | (18) | - | (35)/- | - | - | _ | - | - | (30) | | | | | | MSS | 64/84 | 75/68 | - | 72/29 | 61/77 | 62/77 | | _ | (26) | 62/83* | | | | | l <sub>8</sub> -0 | is | 64/84 | 64/68 | 50/70 | 72/- | - | - | - | _ | (26) | 62/83* | | | | | | LSS | 64/84 | 64/68 | 50/70 | 72/- | - | - " | - | (34) | (26) | 62/83* | | | | | | MSS | (58)/80 | 46/64 | - | 61/25 | 54/66 | 58/66 | (22) | - | (22) | 54/79 | | | | | CP | is | (58) | (42) | (43) | (61)/~ | - | - | (22) | - | (22) | (54) | | | | | | LSS | (58) | (42) | (43) | (61)/- | - | - | (22) | - | (22) | (54) | | | | | | MSS | - | - | _ | - | - | - | - | | - | | | | | | z | IS | -/55 | -/39 | -/41 | - | - | - | - | - | T - | -/54 | | | | | _ | LSS | -/55 | -/39 | -/41 | - | - | - | - | _ | - | -/54 | | | | | SIO <sub>0</sub> , SIO <sub>3</sub> | Алу | (23) | | _ | | - | _ | _ | _ | | _ | | | | Notes: 1. A "-" means the delay path does not exist. - 2. An "\*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "\*" is the delay to correct - data on an enabled output. 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. - Table. This specification is not tested but is guaranteed by controllation to the diameter and incomplete by considering the second is for two's complement divide and two's complement divide and two's complement divide correction. Double Length Normalize and First Divide Op ``` \begin{array}{l} \text{SF A: } F = S + Cn \\ Y = Log. \ 2F \\ Q = Log. \ 2O \\ SIO_3 = F_3 \oplus F_3 \ (MSS) \\ C_{n+4} = F_3 \oplus F_2 \ (MSS) \\ OVR = F_2 \oplus F_1 \ (MSS) \\ Z = \overline{Q}_0 \ \overline{Q}_1 \ \overline{Q}_2 \ \overline{Q}_3 \ \overline{F}_0 \ \overline{F}_1 \ \overline{F}_2 \ \overline{F}_3 \end{array} ``` Two's Complement Divide $$\begin{array}{lll} SF & C: & F = R + S + Cn & \text{if } Z = 0 \\ & F = S - R - 1 + & Cn & \text{if } Z = 1 \\ & Y = Log. & 2F \\ & Q = Log. & 2Q \\ & SIO_3 - F_3 & R_3 & (MSS) \\ & Z = F_3 & R_3 & (MSS) & from previous cycle \\ \end{array}$$ Two's Complement Divide Correction and Remainder SF E: F = R + S + Cn if Z = 0 F = S - R - 1 + Cn if Z = 1 Y = F Q = Log. 2Q Z = $$\overrightarrow{F_3} \oplus \overrightarrow{R_3}$$ (MSS) from previous cycle ## SWITCHING CHARACTERISTICS over the COMMERCIAL operating range unless otherwise specified #### I-5 SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF 5) | | | | | | | То | | | | | | |-------------------------------------|-------|------|--------------|----------------|----------------|----|-----|------|---------------|--------------------|------------------| | From | Slice | Y | Cn+4 | G, ₽ | z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0,3</sub> | SIO <sub>3</sub> | | | MSS | 97 | 81 | _ | 42 | 89 | 89 | (28) | | | 102 | | A, B Addr | IS | (67) | (55) | (52) | | _ | | (28) | _ | | (62) | | A, D Addi | LSS | (67) | (55) | (52) | - | _ | - | (28) | | | (62) | | | MSS | 94 | 76 | | 37 | 84 | 84 | - | | | 97 | | DA, DB | IS | (58) | (50) | (40) | - | - | - | | _ | | (59) | | OA, DB | LSS | (58) | (50) | (40) | - | - | | | | | (59) | | | MSS | 33 | (18) | - | - | 32 | 27 | Γ- | - | | (30) | | Cn | IS | (33) | (18) | - | - " | | - | _ | - | | (30) | | Oil | LSS | (33) | (18) | | - | | - | - | - | | (30) | | | MSS | 85 | 67 | - | 28 | 82 | 73 | | - | (26) | 88* | | la a | is | 85 | 67 | 63 | - | | - | - | - | (26) | 88* | | I <sub>8</sub> -0 | LSS | 85 | 67 | 63 | _ | _ | - | | (34) | (26) | 88* | | <del> </del> | MSS | 94 | 76 | | 37 | B4 | 84 | (22) | - | (22) | 97 | | CP | is | (58) | (42) | (43) | - | _ | - | (22) | - | (22) | (54) | | OF . | LSS | (58) | (42) | (43) | | _ | - | (22) | - | (22) | (54) | | | MSS | | <del> </del> | - | | | - | T - | - | | | | z | IS | 57 | 39 | 35 | <del> -</del> | - | - | - | - | | 60 | | _ | LSS | 57 | 39 | 35 | | _ | - | - | - | T - | 60 | | SiO <sub>0</sub> , SiO <sub>3</sub> | Any | (23) | - | <del> -</del> | _ | - | - | - | T - | | | - Notes: 1. A "-" means the delay path does not exist. 2. An "" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an """ is the delay to correct data on an enabled output. 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. SF 5: $$F = S + Cn$$ if $Z = 0$ $F = \overline{S} + Cn$ if $Z = 1$ $$Y_3 = S_3 \oplus F_3$$ (MSS) $Z = S_3$ (MSS) $$Q = Q$$ $N = F_3$ if $Z = 0$ $N = F_3 \oplus S_3$ if $Z = 1$ #### 1-6 SINGLE LENGTH NORMALIZATION (SF 8) | | | | | | | То | · | | | | | |-------------------------------------|-------|------|--------|------|----|----|-----|------|---------------|--------------------|------------------| | From | Slice | Y | Cn + 4 | Ğ, ₱ | z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0,3</sub> | SIO <sub>3</sub> | | | MSS | (67) | - | - | - | - | - | (28) | - | - | (62) | | A, B Addr | iS | (67) | (55) | (52) | _ | - | - | (28) | - | , | (62) | | | LSS | (67) | (55) | (52) | _ | - | - | (28) | - | - | (62) | | | MSS | (58) | - | - | - | _ | _ | - | _ | - | (59) | | DA, DB | IS | (58) | (50) | (40) | - | - | - | | - | - " | (59) | | • | LSS | (58) | (50) | (40) | - | - | - | - | - | - | (59) | | | MSS | (33) | | - | | - | - | - | - | - | (30) | | Cn | IS | (33) | (18) | - | | - | - | - | - | - | (30) | | | LSS | (33) | (18) | - | _ | _ | - | - | _ | - | (30) | | | MSS | 64 | 37 | - | 29 | 24 | 24 | - | - | (26) | 62* | | lao | IS | 64 | 64 | 50 | 29 | _ | - | - | _ | (26) | 62* | | | LSS | 64 | 64 | 50 | 29 | - | - | - | (34) | (26) | 62* | | | MSS | (58) | 29 | - | 26 | 26 | 29 | (22) | | (22) | (54) | | CP | is | (58) | (42) | (43) | 26 | _ | - | (22) | | (22) | (54) | | | LSS | (58) | (42) | (43) | 26 | _ | - | (22) | - | (22) | (54) | | | MSS | - | T - | _ | - | - | - | - | _ | | - | | z | IS | - | T - | - | - | - | - | - | | | 1 | | | LSS | _ | - | - | - | _ | - | - | - | _ | - | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | (23) | - | - | - | - | | | _ | - | | uata on an enabled dupor. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. SF 8: F = S + Cn $\begin{array}{cccc} C_{n+4} = \underline{Q_3} & \oplus & \underline{Q_2} & (\underline{MSS}) \\ Z = \overline{Q_0} & \overline{Q_1} & \overline{Q_2} & \overline{Q_3} \end{array}$ OVR = Q2 + Q1 (MSS) $N = Q_3$ (MSS) Y = F Q = Log. 2Q Notes: 1. A "-" means the delay path does not exist. 2. An "" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "" is the delay to correct data on an enabled output. #### II. Am2903A GUARANTEED MILITARY RANGE PERFORMANCE The Am2903A Switching Characteristics are a function of the power supply voltage, the temperature, and the operating mode of the devices. The data has been condensed onto the tables below. All numbers are in ns. #### INDEX TO SWITCHING TABLES | Table | Data Type | Conditions | Applicable to | |-------|-----------------------|--------------------------------|--------------------------------------------------| | 9 | Clock and Write Pulse | 4.5 to 5.5 V,<br>- 55 to 125°C | All Functions | | 10 | Enable/Disable Times | 4.5 to 5.5 V,<br>- 55 to 125°C | All Functions | | 11 | Setup and Hold Times | 4.5 to 5.5 V,<br>-55 to 125°C | All Functions | | 1-2 | Combinational Delays | 4.5 to 5.5 V,<br>- 55 to 125°C | Standard Function and Incre-<br>ment by 1 or 2 | | 1-3 | Combinational Delays | 4.5 to 5.5 V,<br>-55 to 125°C | Multiply Instructions | | 1-4 | Combinational Delays | 4.5 to 5.5 V,<br>-55 to 125°C | Divide Instructions | | 1-5 | Combinational Delays | 4.5 to 5.5 V,<br>-55 to 125°C | Sign Magnitude to Two's<br>Complement Conversion | | 1-6 | Combinational Delays | 4.5 to 5.5 V,<br>- 55 to 125°C | Single Length Normalization | ## II-1. Am2903A GUARANTEED MILITARY RANGE PERFORMANCE The tables below specify the guaranteed performance of the Am2903A over the military operating range of -55 to $125^{\circ}\text{C},$ with $V_{CC}$ from 4.5 to 5.5 V. All data are in ns, with inputs switching between 0 and 3 V at 1 V/ns and measurements made at 1.5 V. All outputs have maximum DC load. TABLE 9. CLOCK AND WRITE PULSE CHARAC-TERISTICS ALL FUNCTIONS | | | _ ` | |------------------------------------------|-------|-----| | Minimum Clock Low Time | 30 ns | | | Minimum Clock High Time | 30 ns | | | Minimum Time CP and WE both Low to Write | 30 ns | ] / | | | \ | / | ## TABLE 10. ENABLE/DISABLE TIMES ALL FUNCTIONS | From | То | Enable | Disable | |-------------------|-----|--------|---------| | ŌĒŸ | Υ | 25 | 21 | | ŌĒB | DB | 25 | 21 | | 18 | SIO | 25 | 21 | | l <sub>8</sub> | QIO | 38 | 38 | | I <sub>8765</sub> | QIO | 38 | 38 | | 143210 | QIO | 38 | 38 | | LSS | WR | 30 | 25 | Note: $C_L = 5.0$ pF for output disable tests. Measurement is made to a 0.5 V change on the output. | | | HIGH- | to-LOW | LOW- | o-HIGH | | |--------------------|-----------------|------------|------------|------------|------------|---------------------------| | | | | 1 | pwl | | | | From | With Respect to | Setup | Hold | Setup | Hold | Comments | | Υ | СР | Don't Care | Don't Care | 14 | 3 | Store Y in RAM/Q (Note 1) | | WE HIGH | СР | 15 | Tı | pwl | 0 | Prevent Writing | | WE LOW | CP | Don't Care | Don't Care | 15 | 0 | Write into RAM | | A, B Source | CP | 20 | 3 | Don't Care | Don't Care | Latch Data from RAM Out | | B Destination | СР | 6 | Tı | pwl | 3 | Write Data into B Address | | QIO <sub>0,3</sub> | СР | Don't Care | Don't Care | 17 | 3 | Shift Q | | l <sub>8765</sub> | СР | 12 | - | 20 | 0 | Write into Q (Note 2) | | IEN HIGH | СР | 24 | | | 0 | Prevent Writing into Q | | IEN LOW | СР | Don't Care | Don't Care | 21 | 0 | Write into Q | | 143210 | CP | 18 | _ | 32 | 0 | Write into Q (Note 2) | Notes: 1. The internal Y-bus to RAM setup condition will be met 5 ns after valid Y output $(\overline{OE}_Y = 0)$ . The setup time with respect to CP falling edge is to prevent writing. The setup time with respect to CP rising edge is to enable writing. For all other setup conditions not specified in this table, the setup time should be the delay to stable Y output, plus the Y to RAM internal setup. time. Even if the RAM is not being loaded, this setup condition ensures valid writing into the Q register and sign compare flip-flop. 4. WE controls writing into the RAM. IEN controls writing into Q and, indirectly, controls WE through the WRITE/MSS output. To prevent writing, IEN and WE must go HIGH during the entire clock LOW time. They may go LOW after the clock has gone LOW to cause a write, provided the WE LOW and IEN LOW setup times are met. Having gone LOW, they should not be returned HIGH until after the clock has gone HIGH. 5. A and B addresses must be set up prior to the clock HIGH-to-LOW transition to latch data at the RAM output. Writing occurs when CP and WE are both LOW. The B address should be stable during this entire period. Because le765 controls the writing or not writing of data into RAM and Q, they should be stable during the entire clock LOW time unless IEN is HIGH, which prevents writing. 8. The setup time prior to the clock LOW-to-HIGH transition occurs in parallel with the setup time prior to the clock HIGH-to-LOW transition and the clock LOW time. The actual setup time requirement on I₄3210 relative to the clock LOW-to-HIGH transition is the longer of (1) the setup time prior to clock L → H and (2) the sum of the setup time prior to clock H → L and the clock LOW time. #### SWITCHING CHARACTERISTICS over the MILITARY operating range unless otherwise specified #### II-2 STANDARD FUNCTIONS AND INCREMENT BY ONE OR TWO INSTRUCTIONS (SF 4) | | То | | | | | | | | | | | | |-------------------------------------|----|--------------------|------|----|----|-----|----|------------|---------------------|------------------|------------------|----------------------------| | From | Υ | C <sub>n + 4</sub> | G, P | z | N | OVR | DB | WRITE/ | QIO <sub>0, 3</sub> | SIO <sub>0</sub> | SIO <sub>3</sub> | SIO <sub>0</sub><br>Parity | | A, B Addr | 70 | 58 | 52 | 78 | 68 | 67 | 28 | - | - 1 | 47 | 71 | 84 | | DA, DB | 60 | 52 | 40 | 66 | 55 | 58 | - | _ | - | 35 | 61 | 74 | | Cn | 35 | 19 | - | 41 | 31 | 29 | - | T - | - | 23 | 33 | 40 | | I <sub>B</sub> -0 | 72 | 69 | 56 | 80 | 71 | 69 | - | 36 | 26* | 58* | 75* | 89* | | CP | 60 | 42 | 43 | 67 | 55 | 58 | 22 | 1 - | 25 | 41 | 61 | 66 | | SIO <sub>0</sub> , SIO <sub>3</sub> | 26 | - | - | 29 | - | _ | - | - | - 1 | _ | 29 | 19 | | MSS | 44 | _ | 44 | 44 | 44 | 44 | | T - | - 1 | 44 | 44 | 44 | | Y | - | - | - | 17 | - | - | - | - " | - | | - | _ | | ĪĒN | - | - | - | - | - | - | - | 20 | - 1 | | - | _ | | ĒĀ | 60 | 52 | 40 | 66 | 55 | 58 | | <b>†</b> - | - 1 | 35 | 61 | 74 | Notes: 1. A "-" means the delay path does not exist. 2. An "" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "\*" is the delay to correct data on an enabled output. Standard Functions: See Table 2 Increment SF 4: F = S + 1 + Cn #### II-3 MULTIPLY INSTRUCTIONS (SF 0, SF 2, SF 6) | | | | | | | To | | | | | | |-------------------------------------|-------|------|------|------|----|------|------|------|------------------|--------------------|------------------| | From | Slice | Y | Cn+4 | G, P | Z | N | OVR | DB | WRITE/ | QIO <sub>0,3</sub> | SIO <sub>0</sub> | | | MSS | 72 | (58) | - | - | (68) | (67) | (28) | - | - | (47) | | A, B Addr | IS | (70) | (58) | (52) | - | _ | - | (28) | - | - | (47) | | | LSS | (70) | (58) | (52) | _ | _ | - | (28) | T - | - 1 | (47) | | | MSS | 62 | (52) | | _ | (55) | (58) | | T - | - 1 | (35) | | DA, DB | IS | (60) | (52) | (40) | - | - | - | - | - | | (35) | | | LSS | (60) | (52) | (40) | - | - | - | _ | <u> </u> | | (35) | | ······ | MSS | 40 | (19) | - | - | (31) | (29) | - | - | | (23) | | Cn | IS | (35) | (19) | - | - | - | - | - | - | - | (23) | | | LSS | (35) | (19) | - | - | - | - | _ | | | (23) | | | MSS | 108 | 84 | - | - | 98 | 98 | - ' | - | (26) | 81* | | I <sub>8</sub> -0 | IS | 108 | 84 | 80 | _ | - | _ | _ | <del>† - </del> | (26) | 81* | | | LSS | 108 | 84 | 80 | 33 | - | - | - | (36) | (26) | B1* | | | MSS | 62 | (42) | | _ | (55) | (58) | (22) | - | (25) | (41) | | CP | IS | (60) | (42) | (43) | - | - | - | (22) | T - | (25) | (41) | | | LSS | 104 | 80 | 74 | 29 | _ | - | (22) | - 1 | (25) | 77 | | | MSS | 75 | 51 | - | - | 65 | 65 | _ | | - | 48 | | Z | IS | 75 | 51 | 47 | - | - | - | - | <b>-</b> | - | 48 | | | LSS | - | - | - | - | - | - | _ | - | - | _ | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | (26) | - | - | _ | _ | - | _ | | - | _ | Notes: 1. A "-" means the delay path does not exist. 2. An "" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "" is the delay to correct data on an enabled output. 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. #### Unsigned Multiply SF 0: F = S + Cn if Z = 0F = S + R + Cn if Z = 1 $Y_3 = C_{n+4} \text{ (MSS)}$ $Z = Q_0 \cdot \text{(LSS)}$ Y = Log. F/2 Q = Log. Q/2 Two's Complement Multiply SF 2: F = S + Cn if Z = 0 F = R + S + Cn if Z = 1 $Y_3 = F_3 \oplus OVR$ (MSS) $Z = Q_0$ (LSS) Y = Log. F/2 Q = Log. Q/2 Two's Complement Multiply Last Cycle SF 6: F = S + Cn if Z = 0F = S - R - 1 + Cn if Z = 1 $Y_3 = OVR \oplus F_3$ (MSS) $Z = Q_0$ (LSS) Y = Log. F/2 Q = Log. Q/2 #### SWITCHING CHARACTERISTICS over the MILITARY operating range unless otherwise specified #### II-4 DIVIDE INSTRUCTION (SF A/SF C, SF E) | | | То | | | | | | | | | | | | |-------------------------------------|-------|---------|---------|-------|--------|-------|--------------|------|------|--------------------|------------------|--|--| | From | Slice | Y | Cn+4 | G, P | Z | N | OVR | DB | WR | QIO <sub>0,3</sub> | SIO <sub>3</sub> | | | | | MSS | (70) | 72/(58) | - | 78/ | 68 | 67 | (28) | - | | 71 | | | | A, B Addr | IS | (70) | (58) | (52) | (78)/- | - | - | (28) | | - | (71) | | | | | LSS | (70) | (58) | (52) | (78)/- | - | - | (28) | | - | (71) | | | | | MSS | (60) | 66/(52) | - | 66/ | 55 | 58 | - | - | - | 61 | | | | DA, DB | IS | (60) | (52) | (40) | (66)/- | _ | - | | - | _ | (61) | | | | | LSS | (60) | (52) | (40) | (66)/~ | - | | - | _ | - | (61) | | | | | MSS | (35) | 37/(19) | - | 41/- | 31 | 29 | _ | - | - | 36 | | | | Cn | IS | (35) | (19) | | (41)/- | - | - | _ | - | | (33) | | | | | LSS | (35) | (19) | _ | (41)/- | - | <del>-</del> | _ | - | - | (33) | | | | | MSS | 72/96 | 89/79 | - | 80/33 | 71/91 | 69/91 | - | - | (26) | 75/98 | | | | l <sub>8</sub> -0 | IS | 72/96 | 69/79 | 56/79 | 80/~ | - | - | - | - | (26) | 75/98 | | | | | LSS | 72/96 | 69/79 | 56/79 | 80/~ | - | - | _ | (36) | (26) | 75/98 | | | | | MSS | (60)/91 | 51/74 | _ | 67/28 | 55/74 | 58/74 | (22) | - | (25) | 61/93 | | | | CP | IS | (60) | (42) | (43) | (67)/- | - | - | (22) | - | (25) | (61) | | | | | LSS | (60) | (42) | (43) | (67)/- | - | - | (22) | - | (25) | (61) | | | | | MSS | | - | - | - | - | - | - | - | - | | | | | Z | IS | -/63 | -/46 | -/46 | - | - | - | - | - | - 1 | -/65 | | | | | LSS | -/63 | -/46 | -/46 | - | - | - | _ | - | - | -/65 | | | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | (26) | - | - | - | _ | - | - | - | - | | | | - Notes: 1. A "-" means the delay path does not exist. 2. An "\*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "\*" is the delay to correct data on an enabled output. - 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. 4. If two delays are given, the first is for 1st divide and normalization; the second is for two's complement divide and two's complement divide Double Length Normalize and First Divide Op SF A: F = S + Cn $SIO_3 = F_3 \oplus R_3$ (MSS) $C_{n+4} = F_3 \oplus F_2 \text{ (MSS)}$ $OVR = F_2 \oplus F_1 \text{ (MSS)}$ $Z = \overline{Q_0} \ \overline{Q_1} \ \overline{Q_2} \ \overline{Q_3} \ \overline{F_0} \ \overline{F_1} \ \overline{F_2} \ \overline{F_3}$ Y = Log. 2FQ = Log. 2Q Two's Complement Divide correction SF C: F = R + S + Cn if Z = 0F = S - R - 1 + Cn if Z = 1 Y = Log. 2F Q = Log. 2Q $SIO_3 = \overline{F_3 \oplus R_3}$ (MSS) $Z = \overline{F_3 \oplus R_3}$ (MSS) from previous cycle Two's Complement Divide Correction and Remainder SF E: F = R + S + Cn if Z = 0F = S - R - 1 + Cn if Z = 1Y = FQ = Log. 2Q $Z = \overline{F_3} \oplus \Re_3$ (MSS) from previous cycle #### SWITCHING CHARACTERISTICS over the MILITARY operating range unless otherwise specified #### II-5 SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF 5) | | | То | | | | | | | | | | | |-------------------------------------|-------|----------|--------|---------|----|-----|-----|------|---------------|--------------------|------------------|--| | From | Slice | Y | Cn + 4 | G, ₽ | z | N | OVR | DB | WRITE/<br>MSS | Q1O <sub>0,3</sub> | SIO <sub>3</sub> | | | | MSS | 114 | 95 | - | 49 | 106 | 106 | (28) | _ | - | 125 | | | A, B Addr | IS | (70) | (58) | (52) | - | - | - | (28) | - | - | (71) | | | , | LSS | (70) | (58) | (52) | _ | - | _ | (28) | - | - | (71) | | | | MSS | 108 | 89 | - | 43 | 101 | 101 | - | - | - | 119 | | | DA, DB | IS | (60) | (52) | (40) | _ | - | - | | - | - | (61) | | | • | LSS | (60) | (52) | (40) | _ | - | _ | - | - | - | (61) | | | | MSS | 36 | (19) | - | | 35 | 29 | - | - | - | (33) | | | Cn | IS | (35) | (19) | - | | - | - | - | _ | - | (33) | | | | LSS | (35) | (19) | - | - | | - | _ | - | - | (33) | | | | MSS | 98 | 79 | - | 33 | 97 | 88 | - | - | (26) | 109* | | | I <sub>8</sub> -0 | is | 98 | 79 | 73 | _ | - | - | - | - | (26) | 109* | | | .0 0 | LSS | 98 | 79 | 73 | - | - | - | | (36) | (26) | 109* | | | | MSS | 108 | 89 | - | 43 | 101 | 101 | (22) | - | (25) | 119 | | | CP | IS | (60) | (42) | (43) | | - | - | (22) | - | (25) | (61) | | | <b>.</b> | LSS | (60) | (42) | (43) | | - | - | (22) | | (25) | (61) | | | | MSS | <u> </u> | - | - | - | - | - | _ | - | _ | - | | | z | IS | 65 | 46 | 40 | | - | - | - | - | - | 76 | | | _ | LSS | 65 | 46 | 40 | _ | - " | - | - | - | - | 76 | | | ĪĒN | | 1 | | <b></b> | | | | | | | | | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | | | - | | | - | | <u> </u> | | | | Notes: 1. A "-" means the delay path does not exist. 2. An "" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "" is the delay to correct data on an enabled output. uata on an enabled output. 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. SF 5: $$F = S + Cn$$ if $Z = 0$ $F = \overline{S} + Cn$ if $Z = 1$ $$Y_3 = S_3 \oplus F_3$$ (MSS) $Z = S_3$ (MSS) $Y = F$ $$Q = Q$$ $N = F_3; Z = 0$ $N = F_3 \oplus S_3; Z = 1$ #### II-6 SINGLE LENGTH NORMALIZATION (SF 8) | | | | То | | | | | | | | | |-------------------------------------|-------|------|--------|------|----|----|-----|------|---------------|--------------------|------------------| | From | Slice | Y | Cn + 4 | Ğ, P | z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0,3</sub> | SIO <sub>3</sub> | | | MSS | (70) | - | _ | - | - | - | (28) | _ | ~ | (71) | | A, B Addr | IS | (70) | (58) | (52) | - | - | - | (28) | - | - | (71) | | | LSS | (70) | (58) | (52) | - | - | - | (28) | - | - | (71) | | | MSS | (60) | - | - | - | - | - | - | - | - | (61) | | DA, DB | IS | (60) | (52) | (40) | - | _ | - | _ | - | - | (61) | | | LSS | (60) | (52) | (40) | - | - | - | - | - | - | (61) | | | MSS | (35) | | _ | - | - | - | - | - | - | (33) | | Cn | IS | (35) | (19) | - | - | - | - | | - | - | (33) | | | LSS | (35) | (19) | - | - | - | - | - | - | - | (33) | | | MSS | 72 | 47 | - | 33 | 27 | 27 | - | - | (26) | 75* | | l <sub>8</sub> -0 | IS | 72 | 69 | 56 | 33 | - | - | - | - | (26) | 75* | | | LSS | 72 | 69 | 56 | 33 | - | - | - | - | (26) | 75* | | | MSS | (60) | 31 | - | 28 | 26 | 31 | (22) | - | (25) | (61) | | CP | IS | (60) | (42) | (43) | 28 | - | - | (22) | - | (25) | (61) | | | LSS | (60) | (42) | (43) | 28 | - | - | (22) | - | (25) | (61) | | | MSS | - | - | - | - | - | - | - | - | - | - | | Z | IS | - | T - | - | - | - | - | - | - | - | - | | | LSS | T - | - | _ | - | - | - | - | - | - | _ | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | (26) | T - | - | - | - | - | - | - | _ | | SF 8: F = S + Cn $N = Q_3$ (MSS) Y = FQ = Log. 2Q $\begin{array}{ccc} C_{n+4} = Q_3 & \oplus & Q_2 & (MSS) \\ Z = \overline{Q}_0 & \overline{Q}_1 & \overline{Q}_2 & \overline{Q}_3 \end{array}$ OVR = $Q_2 \oplus Q_1$ (MSS) Notes: 1. A "-" means the delay path does not exist. 2. An "\*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "\*" is the delay to correct data on an enabled output. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. #### SWITCHING TEST CIRCUITS #### A. Three-State Outputs #### **B.** Normal Outputs #### C. Open-Collector Outputs $$R_1 = \frac{5.0 - V_{BE} - V_{OL}}{|OL| + V_{OL}/1K}$$ $$R_1 = \frac{5.0 - V_{BE} - V_{OL}}{I_{OL} + V_{OL}/R_2}$$ $$R_1 = \frac{5.0 - V_{OL}}{I_{OL}}$$ Notes: 1. $C_L = 50$ pF includes scope probe, wiring and stray capacitances without device in hand in test - 2. S1, S2, S3 are closed during function tests and all A.C. tests except output enable tests. - 3. $S_1$ and $S_3$ are closed while $S_2$ is open for tpZH test. - S1 and S2 are closed while S3 is open for tpzL test. - 4. $C_L = 5.0$ pF for output disable tests. #### KEY TO SWITCHING WAVEFORMS | WAVEFORM | INPUTS | OUTPUTS | |-----------------|----------------------------------------|-------------------------------------------| | | MUST BE<br>STEADY | WILL BE<br>STEADY | | | MAY CHANGE<br>FROM H TO L | WILL BE<br>CHANGING<br>FROM H TO L | | | MAY CHANGE<br>FROM L TO H | WILL BE<br>CHANGING<br>FROM L TO H | | <b>XXXX</b> | DON'T CARE;<br>ANY CHANGE<br>PERMITTED | CHANGING;<br>STATE<br>UNKNOWN | | <b>&gt;</b> € € | DOES NOT | CENTER LINE IS HIGH IMPEDANCE "OFF" STATE | | | | KS000010 | | TEST OUTPUT LOADS | | | | | | | |-------------------|------------------|--------------------|------------------------------|--|--|--| | Test<br>Circuit | | R <sub>1</sub> (Ω) | $\mathbf{R_2}$ (k $\Omega$ ) | | | | | | | 470 | 1 | | | | | Α | Y <sub>0-3</sub> | 240 | 1 | | | | | В | Cn + 4 | 470 | 3 | | | | | В | P/OVR | 390 | 3 | | | | | В | G/N | 220 | 1.5 | | | | | | <b>'</b> | 270 | - | | | | For additional information on testing, see section, "Guidelines on Testing Am2900 Family Devices," in the 1985 BMLI databook, p. 13-2. # PHYSICAL DIMENSIONS (Cont'd.) SD 028 .570 .610 SEATING PLANE .022 PID # 07430B CL 052 The International Standard of Quality guarantees a 0.05% AQL on all electrical parameters, AC and DC, over the entire operating range. #### **ADVANCED MICRO DEVICES** DOMESTIC SALES OFFICES | ALABAMA | (205) 882-91 | | (301) 796-931 | |---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------| | AFIZONA, | | | (617) 273-397 | | | (602) 242-44 | | (612) 938-000 | | Tucson | (602) 792-12 | | (201) 299-000 | | CALIFORNIA, | , <u></u> | NEW YORK, | | | | (213) 640-32 | | (315) 457-540 | | | (714) 752-62 | | (914) 471-818 | | San Diego | | | (516) 364-802 | | Sunnyvale | | | (919) 847-847 | | Woodland Hills | | | (503) 245-008 | | COLORADO | | | | | CONNECTICUT, | | | (614) 891-645 | | E1 0 = 1 = 1 | (203) 264-78 | | | | FLORIDA, | | | (215) 398-800 | | Altamonte Springs | | | (215) 657-310 | | Clearwater | | | (809) 764-452 | | Ft. Lauderdale | | | | | Melbourne | | 96 Austin | (512) 346-783 | | | (404) 449-79 | | (214) 934-909 | | | (312) 773-44 | | (713) 785-900 | | INDIANA | | 07 WASHINGTON | (206) 455-360 | | KANSAS | (913) 451-31 | 15 WISCONSIN | (414) 782-774 | | | INTERNATION | NAL SALES OFFICES | | | BELGIUM, | | HONG KONG, | | | Bruxelles | TEL:(02) 771 99 | 93 Kowloon | TEL: 3-69537 | | | FAX:(02) 762-37 | | FAX: 123427 | | | TLX:610 | 128 | TLY: 5040 | | CANADA, Ontario, | ¥ | ITALY, Milano | TEL:(02) 339054 | | | TEL: (613) -592-00 | 90 | TEL: (02) 339000<br>FAX: (02) 349800 | | | TEL: (416) 224-51 | 193 | TLX:31528 | | | FAX:(416) 224-00 | 156 IAPAN Tokyo | TEL:(03) 345-824 | | FRANCE, | | 55 LATIN AMEDICA | FAX: | | | TEL:(01) 45 60 00 | 55 | | | | FAX:(01) 46,86 21 | 85 LATIN AMERICA | TLX: J24064 AMDTKO | | | TLX: | 3F Ft. Lauderdale | ್ಲೆ. TEL:(305) 484-860 | | GERMANY, | - , | ,, | FAX: (305) 485-973 | | | TEL:(05143) 50 | 55 | TLX: 5109554261 AMDFT | | | FAX:(05143) 55 | | TEL:(08) 733 03 5 | | | TLX:9252 | 287 | FAX:(08) 733 03 5 | | München | TEL:(089) 41 14 | | TLX:1160 | | | FAX:(089) 4064 | | | | | TLX: 5238 | | TEL: (0925) 82800 | | Stuttgart | TEL:(0711) 62 33 | | FAX:(0925) 82769 | | - origin i | FAX:(0711) 62 33 | | TLX: | | | TLX:7218 | | TEL: (04862) 2212 | | | 127 | LUNION AIGA | | | | | | FAX:(04862) 2217<br>TLX:85910 | | | | | ILX:85910 | | | | | | | | NORTH AMERIC | AN REPRESENTATIVES | | | CALIFORNIA | | NEW MEXICO | | | | OEM (408) 988-34 | NEW MEXICO THORSON DESERT STAT | | | I <sup>2</sup> INC | | NEW MEXICO THORSON DESERT STAT | ES(505) 293-855 | | I <sup>2</sup> INC | OEM (408) 988-34<br>DISTI (408) 496-68 | NEW MEXICO THORSON DESERT STAT NEW YORK NYCOM, INC | ES(505) 293-855 | | I <sup>2</sup> INC<br>DAHO | OEM (408) 988-34 | NEW MEXICO THORSON DESERT STAT NEW YORK NYCOM, INC | ES(505) 293-855 | | I <sup>2</sup> INC<br>DAHO<br>INTERMOUNTAIN TECH<br>NDIANA | OEM (408) 988-34 DISTI (408) 496-68 MKGT(208) 888-60 | NEW MEXICO THORSON DESERT STAT 168 NEW YORK NYCOM, INC | ES(505) 293-855 | | I <sup>2</sup> INC<br>DAHO<br>INTERMOUNTAIN TECH<br>NDIANA | OEM (408) 988-34<br>DISTI (408) 496-68 | NEW MEXICO THORSON DESERT STAT 168 NEW YORK NYCOM, INC | ES(505) 293-855 | | I <sup>2</sup> INC<br>DAHO<br>INTERMOUNTAIN TECH<br>NDIANA<br>SAI MARKETING CORP | OEM (408) 988-34 DISTI (408) 496-68 MKGT(208) 888-60 | NEW MEXICO THORSON DESERT STAT 168 NEW YORK NYCOM, INC | ES(505) 293-855 | | I <sup>2</sup> INC<br>DAHO<br>INTERMOUNTAIN TECH<br>NDIANA<br>SAI MARKETING CORP<br>DWA | OEM (408) 988-34 DISTI (408) 496-68 MKGT(208) 888-60 | NEW MEXICO | ES(505) 293-855<br>(315) 437-834<br>(513) 433-677 | | I <sup>2</sup> INC<br>DAHO<br>INTERMOUNTAIN TECH<br>NDIANA<br>SAI MARKETING CORP<br>DWA<br>LORENZ SALES | OEM (408) 988-34<br>DISTI (408) 496-68<br>MKGT | NEW MEXICO | ES(505) 293-855<br>(315) 437-834<br>(513) 433-677 | | I <sup>2</sup> INC | OEM (408) 988-34<br>DISTI (408) 496-68<br>MKGT | NEW MEXICO THORSON DESERT STAT NEW YORK NYCOM, INC | ES (505) 293-855<br>(315) 437-834<br>(513) 433-677<br>(216) 238-030 | | I <sup>2</sup> INC | OEM (408) 988-34 DISTI (408) 496-68 MKGT(208) 888-60(317) 241-92(319) 377-46 | NEW MEXICO THORSON DESERT STAT NEW YORK NYCOM, INC | ES | Advanced Micro Devices reserves the right to make changes in its product without notice in order to improve design or performance characteristics. The performance characteristics listed in this document are guaranteed by specific testin, correlated testing, guard banding, design and other practices common to the industry. For specific testing details, contact your local AMD sales representative. The company assumes no responsibility for the use of any circuits described herein. ADVANCED MICRO DEVICES 901 Thompson Pl., P.O. Box 3453, Sunnyvale, CA 94088, USA TEL: (408) 732-2400 ● TWX: 910-339-9280 ● TELEX: 34-6306 ● TOLL FREE: (800) 538-8450 © 1986 Advanced Micro Devices, Inc. Printed in U.S.A. AIS-RRD-15M-08/86-0 Printed in U.S.A. AIS-RRD-15M-08/86-0