- Organization . . . 262144 by 8-Bits - Pin Compatible With Existing 2-Megabit EPROMs - V<sub>CC</sub> Tolerance ±10% - All Inputs/Outputs TTL Compatible - Maximum Access/Minimum Cycle Time '28F020-10 100 ns '28F020-12 120 ns '28F020-15 150 ns '28F020-17 170 ns - Industry-Standard Programming Algorithm - 100000 and 10000 Program/Erase-Cycle Versions Available - Latchup Immunity of 250 mA on All Input and Output Lines - Low Power Dissipation (V<sub>CC</sub> = 5.5 V) - Active Write . . . 55 mW - Active Read . . . 165 mW - Electrical Erase . . . 82.5 mW - Standby . . . 0.55 mW (CMOS-Input Levels) - Automotive Temperature Range - 40°C to 125°C ## description The TMS28F020 flash memory is a 262144 by 8-bit (2097152-bit), programmable read-only memory that can be electrically bulk-erased and reprogrammed. It is available in 100000 and 10000 program/erase-endurance-cycle versions. The TMS28F020 is offered in a 32-lead plastic leaded chip-carrier package using 1,25-mm (50-mil) lead spacing (FM suffix) and a 32-lead thin small-outline package (DD suffix). | PIN NOMENCLATURE | | | | | | | | | | |----------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | A0-A17 DQ0-DQ7 E G VCC VPP VSS W | Address Inputs Inputs (programming)/Outputs Chip Enable Output Enable 5-V Power Supply 12-V Power Supply Ground Write Enable | | | | | | | | | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 1998, Texas Instruments Incorporated #### DD PACKAGE (TOP VIEW) # device symbol nomenclature # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the FM package. ## functional block diagram ## operation The operation of the TMS28F020 is fully summarized in Table 1 with required signal levels shown for each operation. The sections following the table describe operations in detail. **FUNCTION**<sup>†</sup> MODE $\overline{\mathsf{G}}$ DQ0-DQ7 V<sub>PP</sub>‡ Ē Α0 Α9 (31)(1) (22)(24)(12)(26)(13-15, 17-21) $V_{IH}$ Read $V_{IL}$ $V_{IL}$ Х Х Data Out VPPI Output Disable Χ Χ Hi-Z VPPL $V_{IL}$ ۷н ۷ін Standby and Write Inhibit Х Х Χ Hi-Z $V_{IH}$ Χ Read VPPL $V_{IL}$ Mfr-Equivalent Code 89h Algorithm-Selection Mode $V_{IL}$ $V_{IL}$ $V_{ID}$ $V_{IH}$ VPPL ۷ін Device-Equivalent Code BDh Read $V_{IL}$ $V_{IL}$ Х Х $V_{IH}$ Data Out $V_{PPH}$ $\nu_{\text{IH}}$ Read/ **Output Disable** $V_{PPH}$ $V_{IL}$ $V_{IH}$ Х Х Hi-Z Write Hi-Z Standby and Write Inhibit Х Х Χ Х $V_{PPH}$ $V_{IH}$ Х Х Data In $V_{PPH}$ $V_{IL}$ ۷ін ٧ıı **Table 1. Operation Modes** #### read/output disable When the outputs of two or more TMS28F020s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of other devices. To read the output of the TMS28F020, a low-level signal is applied to $\overline{E}$ and $\overline{G}$ . All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these terminals. #### standby and write inhibit Active $I_{CC}$ current can be reduced from 30 mA to 1 mA by applying a high TTL level on $\overline{E}$ or to 100 $\mu$ A with a high CMOS level on $\overline{E}$ . In this mode, all outputs are in the high-impedance state. The TMS28F020 draws active current when it is deselected during programming, erasure, or program/erase verification. It continues to draw active current until the operation is terminated. #### algorithm-selection mode The algorithm-selection mode provides access to a binary code identifying the correct programming and erase algorithms. This mode is activated when A9 is forced to $V_{ID}$ . Two identifier bytes are accessed by toggling A0. All other addresses must be held low. A0 low selects the manufacturer-equivalent code 89h, and A0 high selects the device-equivalent code BDh, as shown in the algorithm-selection mode table below: | IDENTIFIEDS | | | | | TERM | INALS | | | | Lucy | | | | | | | |------------------------------|-----------------|-----|-----|-----|------|-------|-----|-----|-----|------|--|--|--|--|--|--| | IDENTIFIERS | <b>A</b> 0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | | | | | | | Manufacturer-Equivalent Code | V <sub>IL</sub> | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 89 | | | | | | | | Device-Equivalent Code | $V_{IH}$ | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | BD | | | | | | | $<sup>\$ \</sup>overline{E} = \overline{G} = V_{IL}, A1 - A8 = V_{IL}, A9 = V_{ID}, A10 - A17 = V_{IL}, V_{PP} = V_{PPL}.$ #### programming and erasure In the erased state, all bits are at a logic 1. Before erasing the device, all memory bits must be programmed to a logic 0. Afterward, the entire chip is erased. At this point, the bits, now logic 1s, can be programmed accordingly (refer to the Fastwrite and Fasterase algorithms for further detail). $<sup>^\</sup>dagger$ X can be V<sub>IL</sub> or V<sub>IH</sub>. $<sup>^{\</sup>ddagger}$ VppL $\leq$ VCC + 2 V; VppH is the programming voltage specified for the device. For more details, refer to the recommended operating conditions. ## command register The command register controls the program and erase functions of the TMS28F020. The algorithm-selection mode can be activated using the command register in addition to the method described in the algorithm-selection mode section. When $V_{PP}$ is high, the contents of the command register and the function being performed can be changed. The command register is written to when $\overline{E}$ is low and $\overline{W}$ is pulsed low. The address is latched on the leading edge of the pulse and the data is latched on the trailing edge. Accidental programming or erasure is minimized because two commands must be executed to invoke either operation. The command register is inhibited when $V_{CC}$ is below the erase/write lockout voltage, $V_{LKO}$ . ## power supply considerations Each device should have a 0.1- $\mu$ F ceramic capacitor connected between $V_{CC}$ and $V_{SS}$ to suppress circuit noise. Changes in current drain on $V_{PP}$ require it to have a bypass capacitor to $V_{SS}$ as well. Printed-circuit traces for both power supplies should be appropriate to handle the current demand. **Table 2. Command Definitions** | COMMAND | REQUIRED | FIRS | ST BUS CYCLE | | SECON | D BUS CYCL | E | |--------------------------|---------------|------------|--------------|------|------------|------------------|------------| | COMMAND | BUS<br>CYCLES | OPERATIONT | ADDRESS | DATA | OPERATIONT | ADDRESS | DATA | | Read | 1 | Write | Х | 00h | Read | RA | RD | | Algorithm-Selection Mode | 3 | Write | × | 90h | Read | 0 0000<br>0 0001 | 89h<br>BDh | | Set-Up-Erase/Erase | 2 | Write | Х | 20h | Write | Х | 20h | | Erase Verify | 2 | Write | EA | A0h | Read | Х | EVD | | Set-Up-Program/Program | 2 | Write | Х | 40h | Write | PA | PD | | Program Verify | 2 | Write | X | C0h | Read | Х | PVD | | Reset | 2 | Write | Х | FFh | Write | Х | FFh | <sup>†</sup> Modes of operation are defined in Table 1. #### Legend: - EA Address of memory location to be read during erase verify - RA Address of memory location to be read - PA Address of memory location to be programmed. Address is latched on the falling edge of $\overline{W}$ . - RD Data read from location RA during the read operation - EVD Data read from location EA during erase verify - PD Data to be programmed at location PA. Data is latched on the rising edge of W. - PVD Data read from location PA during program verify SMJS020C - OCTOBER 1994 - REVISED JANUARY 1998 ## command definitions #### read command Memory contents can be accessed while $V_{PP}$ is high or low. When $V_{PP}$ is high, writing 00h into the command register invokes the read operation. When the device is powered up, the default contents of the command register are 00h and the read operation is enabled. The read operation remains enabled until a different valid command is written to the command register. ## algorithm-selection-mode command The algorithm-selection mode is activated by writing 90h into the command register. The manufacturer-equivalent code (89h) is identified by the value read from address location 00000h, and the device-equivalent code (BDh) is identified by the value read from address location 00001h. #### set-up-erase/erase commands The erase algorithm begins with $\overline{E} = V_{IL}$ , $\overline{W} = V_{IL}$ , $\overline{G} = V_{IH}$ , $V_{PP} = V_{PPH}$ , and $V_{CC} = 5$ V. To enter the erase mode, write the set-up-erase command, 20h, into the command register. Writing a second erase command, 20h, into the command register invokes the erase operation. The erase operation begins on the rising edge of $\overline{W}$ and ends on the rising edge of the next $\overline{W}$ . The erase operation requires 10 ms to complete before the erase-verify command, A0h, can be loaded. Maximum erase timing is controlled by the internal stop timer. When the stop timer terminates the erase operation, the device enters an inactive state and remains inactive until a command is received. ## erase-verify command All bytes must be verified following an erase operation. After the erase operation is complete, an erased byte can be verified by writing the erase-verify command, A0h, into the command register. This command causes the device to exit the erase mode on the rising edge of $\overline{W}$ . The address of the byte to be verified is latched on the falling edge of $\overline{W}$ . The erase-verify operation remains enabled until a command is written to the command register. To determine whether or not all the bytes have been erased, the TMS28F020 applies a margin voltage to each byte. If FFh is read from the byte, all bits in the designated byte have been erased. The erase-verify operation continues until all of the bytes have been verified. If FFh is not read from a byte, an additional erase operation must be executed. Figure 1 shows the combination of commands and bus operations for electrically erasing the TMS28F020. #### set-up-program/program commands The programming algorithm begins with $\overline{E} = V_{IL}$ , $\overline{W} = V_{IL}$ , $\overline{G} = V_{IH}$ , $V_{PP} = V_{PPH}$ , and $V_{CC} = 5$ V. To enter the programming mode, write the set-up-program command, 40h, into the command register. The programming operation is invoked by the next write-enable pulse. Addresses are latched internally on the falling edge of $\overline{W}$ , and data is latched internally on the rising edge of $\overline{W}$ . The programming operation begins on the rising edge of $\overline{W}$ and ends on the rising edge of the next $\overline{W}$ pulse. The program operation requires 10 $\mu$ s for completion before the program-verify command, C0h, can be loaded. Maximum program timing is controlled by the internal stop timer. When the stop timer terminates the program operation, the device enters an inactive state and remains inactive until a command is received. #### program-verify command The TMS28F020 can be programmed sequentially or randomly because it is programmed one byte at a time. Each byte must be verified after it is programmed. The program-verify operation prepares the device to verify the most recently programmed byte. To invoke the program-verify operation, C0h must be written into the command register. The program-verify operation ends on the rising edge of $\overline{W}$ . While verifying a byte, the TMS28F020 applies an internal margin voltage to the designated byte. If the true data and programmed data match, programming continues to the next designated byte location; otherwise, the byte must be reprogrammed. Figure 2 shows how commands and bus operations are combined for byte programming. #### reset command To reset the TMS28F020 after set-up-erase command or set-up-program command operations without changing the contents in memory, write FFh into the command register two consecutive times. After executing the reset command, the device will default to the read mode. ## Fastwrite algorithm The TMS28F020 is programmed using the Texas Instruments Fastwrite algorithm shown in Figure 2. This algorithm programs in a nominal time of four seconds. ## Fasterase algorithm The TMS28F020 is erased using the Texas Instruments Fasterase algorithm shown in Figure 1. The memory array needs to be completely programmed (using the Fastwrite algorithm) before erasure begins. Erasure typically occurs in two seconds. ## parallel erasure To reduce total erase time, several devices can be erased in parallel. Since each Flash memory can erase at a different rate, every device must be verified separately after each erase pulse. After a given device has been successfully erased, the erase command should not be issued to this device again for this erase cycle. All devices that complete erasure should be masked until the parallel erasure process is finished (see Figure 3). Examples of how to mask a device during parallel erase include driving $\overline{E}$ high, writing the read command (00h) to the device when the others receive a set-up-erase or erase command, or disconnecting it from all electrical signals with relays or other types of switches. NOTES: A. Refer to the recommended operating conditions for the value of VPPH. B. Refer to the recommended operating conditions for the value of VppL. Figure 1. Flash-Erase Flowchart: Fasterase Algorithm NOTES: A. Refer to the recommended operating conditions for the value of VPPH. B. Refer to the recommended operating conditions for the value of VppL. Figure 2. Programming Flowchart: Fastwrite Algorithm † n = number of devices being erased. Figure 3. Parallel-Erase Flow Diagram ## NOTES: 1. All voltage values are with respect to VSS. - 2. The voltage on any input can undershoot to -2 V for periods less than 20 ns. - 3. The voltage on any output can overshoot to 7 V for periods less than 20 ns. ## recommended operating conditions | | | | | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------|-------------------------------|--------------|-----------------------|-----------------------|-----------------------|------| | Vсс | Supply voltage | During write/read/flash erase | | 4.5 | 5 | 5.5 | ٧ | | V | Supply voltage | During read only (VppL) | | 0 | | V <sub>CC</sub> + 2 | V | | Vpp Supply voltage | During write/read/flash erase (V | РРН) | 11.4 12 12.6 | | | | | | V | High-level dc input vo | ltago | TTL inputs | 2 | | V <sub>CC</sub> + 0.5 | V | | VIH | r ligit-level dc litput vo | nage | CMOS inputs | V <sub>CC</sub> – 0.5 | V <sub>CC</sub> + 0.5 | | V | | \/ | Low-level dc input vol | tago | TTL inputs | -0.5 | -0.5 | | ٧ | | VIL | Low-level ac iliput voi | age | CMOS inputs | GND - 0.2 | | GND + 0.2 | V | | $V_{ID}$ | Voltage level on A9 fo | 11.5 | | 13 | V | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # electrical characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | TEST CON | DITIONS | MIN | MAX | UNIT | |-----------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------|-----------------------|-------|------| | V | Lligh level autout valtage | | I <sub>OH</sub> = - 2.5 mA | | 2.4 | | V | | VOH | High-level output voltage | | I <sub>OH</sub> = - 100 μA | | V <sub>CC</sub> - 0.4 | | V | | Vai | Low-level output voltage | | I <sub>OL</sub> = 5.8 mA | | | 0.45 | V | | VOL | Low-level output voltage | | I <sub>OL</sub> = 100 μA | | | 0.1 | ٧ | | lD | A9 algorithm-selection-mode current | gorithm-selection-mode current | | | | 200 | μΑ | | l <sub>1</sub> . | Input current (leakage) | All except A9 | V <sub>I</sub> = 0 V to 5.5 V | | | ±1 | μА | | Ч | input correin (leakage) | A9 | V <sub>I</sub> = 0 V to 13 V | | | ± 200 | μΑ | | Ю | Output current (leakage) | $V_O = 0 \text{ V to } V_{CC}$ | ; | | ±10 | μA | | | l<br>I <sub>PP1</sub> | Vpp supply current (read/standby) | VPP = VPPH, | Read mode | | 200 | μΑ | | | PPI | TPP Supply current (rode/stancey) | | Vpp = VppL | | | ±10 | μA | | IPP2 | Vpp supply current (during program puls | Vpp = VppH | | | 30 | mA | | | IPP3 | Vpp supply current (during flash erase) ( | Vpp = VppH | | | 30 | mA | | | IPP4 | Vpp supply current (during program/erase verify)<br>(see Note 4) | | Vpp = VppH | | | 5 | mA | | 1 | V august august (atamathu) | TTL-input level | V <sub>CC</sub> = 5.5 V, | E = VIH | | 1 | mA | | lccs | V <sub>CC</sub> supply current (standby) | CMOS-input level | $V_{CC} = 5.5 \text{ V},$ | E = V <sub>CC</sub> | | 100 | μA | | I <sub>CC1</sub> | V <sub>CC</sub> supply current (active read) | | V <sub>CC</sub> = 5.5 V,<br>f = 6 MHz, | E = V <sub>IL</sub> ,<br>I <sub>OUT</sub> = 0 mA | | 30 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> average supply current (active write | ) (see Note 4) | V <sub>CC</sub> = 5.5 V,<br>Programming in | E = V <sub>IL</sub> ,<br>progress | | 10 | mA | | lCC3 | V <sub>CC</sub> average supply current (flash erase | V <sub>CC</sub> = 5.5 V,<br>Erasure in progre | E = V <sub>IL</sub> ,<br>ess | | 15 | mA | | | ICC4 | V <sub>CC</sub> average supply current (program/er (see Note 4) | V <sub>CC</sub> = 5.5 V,<br>V <sub>PP</sub> = V <sub>PPH</sub> ,<br>Program/erase v | | 15 | mA | | | | $v_{LKO}$ | V <sub>CC</sub> erase/write lockout voltage | | V <sub>PP</sub> = V <sub>PPH</sub> | | 2.5 | | ٧ | NOTE 4: Characterization data available # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\dagger}$ | | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT | |----|--------------------|----------------------|---------|------| | Ci | Input capacitance | V <sub>I</sub> = 0 V | 6 | pF | | Со | Output capacitance | V <sub>O</sub> = 0 V | 12 | pF | <sup>†</sup>Capacitance measurements are made on sample basis only. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | TEST | ALTERNATE | '28F02 | 20-10 | '28F0 | 20-12 | '28F02 | 20 - 15 | '28F020-17 | | UNIT | |---------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------|--------|-------|-------|-------|--------|---------|------------|-----|------| | | ARAMETER | CONDITIONS | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | ta(A) | Access time from address, A0-A17 | | †AVQV | | 100 | | 120 | | 150 | | 170 | ns | | ta(E) | Access time from chip enable, $\overline{E}$ | | <sup>†</sup> ELQV | | 100 | | 120 | | 150 | | 170 | ns | | t <sub>en(G)</sub> | Access time from output enable, G | | <sup>†</sup> GLQV | | 45 | | 50 | | 55 | | 60 | ns | | t <sub>c(R)</sub> | Cycle time, read | | †AVAV | 100 | | 120 | | 150 | | 170 | | ns | | <sup>t</sup> d(E) | Delay time, E<br>going low to<br>low-impedance<br>output | | <sup>†</sup> ELQX | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> d(G) | Delay time, G<br>going low to<br>low-impedance<br>output | $C_L = 100 \text{ pF},$<br>1 Series 74<br>TTL load,<br>Input $t_r \le 20 \text{ ns},$ | <sup>†</sup> GLQX | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> dis(E) | Chip disable time<br>to high-impedance<br>output | Input t <sub>f</sub> ≤ 20 ns | <sup>†</sup> EHQZ | 0 | 55 | 0 | 55 | 0 | 55 | 0 | 55 | ns | | <sup>t</sup> dis(G) | Output disable<br>time to<br>high-impedance<br>output | | <sup>t</sup> GHQZ | 0 | 30 | 0 | 30 | 0 | 35 | 0 | 35 | ns | | <sup>t</sup> h(D) | Hold time, data<br>valid from_<br>address, E or G† | | <sup>†</sup> AXQX | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> rec(W) | Write recovery time before read | | twHGL | 6 | | 6 | | 6 | | 6 | · | μs | <sup>†</sup> Whichever occurs first ## timing requirements-write/erase/program operations | | | ALTERNATE | '2 | 8F020-⁴ſ | υ<br>O | '2 | UNIT | | | |------------------------|------------------------------------------------------------------------|--------------------|-----|----------|--------|-----|------|-----|------| | | | SYMBOL | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | t <sub>c(W)</sub> | Cycle time, write using W | †AVAV | 100 | | | 120 | | | ns | | t <sub>c(W)PR</sub> | Cycle time, programming operation | <sup>t</sup> WHWH1 | 10 | | | 10 | | | μs | | <sup>t</sup> c(W)ER | Cycle time, erase operation | <sup>t</sup> WHWH2 | 9.5 | 10 | | 9.5 | 10 | | ms | | th(A) | Hold time, address | tWLAX | 55 | | | 60 | | | ns | | t <sub>h(E)</sub> | Hold time, E | tWHEH | 0 | | | 0 | | | ns | | th(WHD) | Hold time, data valid after $\overline{\mathbf{W}}$ high | tWHDX | 10 | | | 10 | | | ns | | t <sub>su(A)</sub> | Setup time, address | †AVWL | 0 | | | 0 | | | ns | | t <sub>su(D)</sub> | Setup time, data | tDVWH | 50 | | | 50 | | | ns | | t <sub>su(E)</sub> | Setup time, $\overline{\overline{E}}$ before $\overline{\overline{W}}$ | <sup>†</sup> ELWL | 20 | | | 20 | | | ns | | t <sub>su(VPPEL)</sub> | Setup time, Vpp to E going low | tVPEL | 1 | | | 1 | | | μs | | trec(W) | Recovery time, $\overline{W}$ before read | <sup>t</sup> WHGL | 6 | | | 6 | | | μs | | t <sub>rec(R)</sub> | Recovery time, read before $\overline{\overline{W}}$ | <sup>t</sup> GHWL | 0 | | | 0 | | | μs | | tw(W) | Pulse duration, $\overline{W}$ (see Note 5) | <sup>t</sup> WLWH | 60 | | | 60 | | | ns | | t <sub>w(WH)</sub> | Pulse duration, $\overline{\mathbf{W}}$ high | tWHWL | 20 | • | | 20 | | | ns | | t <sub>r(VPP)</sub> | Rise time, Vpp | tVPPR | 1 | | | 1 | | | μs | | <sup>t</sup> f(VPP) | Fall time, Vpp | tvppf | 1 | | | 1 | | | μs | | | | ALTERNATE | '2 | 8F020-⁴f | 5 | '28 | BF020-⁴ī | 7 | LINUT | |------------------------|------------------------------------------------------|--------------------|-----|----------|-----|-----|----------|-----|-------| | | | SYMBOL | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | t <sub>c(W)</sub> | Cycle time, write using W | <sup>†</sup> AVAV | 150 | | | 170 | | | ns | | tc(W)PR | Cycle time, programming operation | <sup>t</sup> WHWH1 | 10 | | | 10 | | | μs | | t <sub>c(W)ER</sub> | Cycle time, erase operation | tWHWH2 | 9.5 | 10 | | 9.5 | 10 | | ms | | th(A) | Hold time, address | tWLAX | 60 | | | 70 | | | ns | | t <sub>h(E)</sub> | Hold time, E | tWHEH | 0 | | | 0 | | | ns | | th(WHD) | Hold time, data valid after $\overline{W}$ high | twHDX | 10 | | | 10 | | | ns | | t <sub>su(A)</sub> | Setup time, address | <sup>†</sup> AVWL | 0 | | | 0 | | | ns | | t <sub>su(D)</sub> | Setup time, data | <sup>t</sup> DVWH | 50 | | | 50 | | | ns | | t <sub>su(E)</sub> | Setup time, E before W | <sup>t</sup> ELWL | 20 | | | 20 | | | ns | | t <sub>su(VPPEL)</sub> | Setup time, Vpp to E going low | tVPEL | 1 | | | 1 | | | μs | | t <sub>rec(W)</sub> | Recovery time, $\overline{\overline{W}}$ before read | <sup>t</sup> WHGL | 6 | | | 6 | | | μs | | t <sub>rec(R)</sub> | Recovery time, read before $\overline{\overline{W}}$ | <sup>t</sup> GHWL | 0 | | | 0 | | | μs | | t <sub>w(W)</sub> | Pulse duration, $\overline{W}$ (see Note 5) | <sup>t</sup> WLWH | 60 | | | 60 | | | ns | | tw(WH) | Pulse duration, W high | twhwL | 20 | | | 20 | | | ns | | t <sub>r(VPP)</sub> | Rise time, Vpp | tVPPR | 1 | | | 1 | | | μs | | t <sub>f(VPP)</sub> | Fall time, Vpp | tvppf | 1 | | | 1 | | | μs | NOTE 5: Rise/fall time ≤ 10 ns # timing requirements — alternative E-controlled writes | | | ALTERNATE | '28F02 | :0-•0 | '28F02 | 20-⁴12 | '28F02 | :0- <del>1</del> f5 | '28F02 | .0 -⁴i7⁄ | UNIT | |------------------------|-------------------------------------------------------|-------------------|--------|-------|--------|--------|--------|---------------------|--------|----------|------| | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>c(W)</sub> | Cycle time, write using E | <sup>†</sup> AVAV | 100 | | 120 | | 150 | | 170 | | ns | | tc(E)PR | Cycle time, programming operation | <sup>†</sup> EHEH | 10 | | 10 | | 10 | | 10 | | μs | | <sup>t</sup> h(EA) | Hold time, address | <sup>†</sup> ELAX | 75 | | 80 | | 80 | | 90 | | ns | | <sup>t</sup> h(ED) | Hold time, data | <sup>t</sup> EHDX | 10 | | 10 | | 10 | | 10 | | ns | | th(W) | Hold time, $\overline{\mathbf{W}}$ | <sup>t</sup> EHWH | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>su(A)</sub> | Setup time, address | <sup>t</sup> AVEL | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>su(D)</sub> | Setup time, data | <sup>t</sup> DVEH | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>su(W)</sub> | Setup time, W before E | tWLEL | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>su(VPPEL)</sub> | Setup time, $V_{PP}$ to $\overline{E}$ low | <sup>t</sup> VPEL | 1 | | 1 | | 1 | | 1 | | μs | | <sup>t</sup> rec(E)R | Recovery time, write using E<br>before read | <sup>†</sup> EHGL | 6 | | 6 | | 6 | | 6 | | μs | | trec(E)W | Recovery time, read before write using $\overline{E}$ | <sup>†</sup> GHEL | 0 | · | 0 | · | 0 | · | 0 | · | μs | | t <sub>w(E)</sub> | Pulse duration, write using E | <sup>†</sup> ELEH | 70 | | 70 | | 70 | | 80 | | ns | | <sup>t</sup> w(EH) | Pulse duration, write, $\overline{E}$ high | <sup>t</sup> EHEL | 20 | · | 20 | | 20 | | 20 | · | ns | ### PARAMETER MEASUREMENT INFORMATION NOTE A: C<sub>L</sub> includes probe and fixture capacitance. ## LOAD CIRCUIT The ac testing inputs are driven at 2.4 V for logic high and 0.45 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low on both inputs and outputs. Each device should have a 0.1- $\mu$ F ceramic capacitor connected between V<sub>CC</sub> and V<sub>SS</sub> as close as possible to the device terminals. Figure 4. Load Circuit and Voltage Waveforms SMJS020C - OCTOBER 1994 - REVISED JANUARY 1998 Figure 5. Read-Cycle Timing Figure 6. Write-Cycle Timing Figure 7. Write-Cycle (Alternative E-Controlled Writes) Timing Figure 8. Flash-Erase-Cycle Timing