# CX06833-3x/4x SMXXD Modem V.92/V.34/V.32bis Modem in 144-Pin TQFP with Optional CX20442 Voice Codec Data Sheet ## **Revision Record** | Revision | Date | Comments | | | | | |----------|-----------|------------------|--|--|--|--| | В | 7/1/2003 | Rev. B release. | | | | | | Α | 6/13/2003 | Initial release. | | | | | © 2003 Conexant Systems, Inc. All Rights Reserved. Information in this document is provided in connection with Conexant Systems, Inc. ("Conexant") products. These materials are provided by Conexant as a service to its customers and may be used for informational purposes only. Conexant assumes no responsibility for errors or omissions in these materials. Conexant may make changes to specifications and product descriptions at any time, without notice. Conexant makes no commitment to update the information and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to its specifications and product descriptions. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Conexant's Terms and Conditions of Sale for such products, Conexant assumes no liability whatsoever. THESE MATERIALS ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, RELATING TO SALE AND/OR USE OF CONEXANT PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, CONSEQUENTIAL OR INCIDENTAL DAMAGES, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. CONEXANT FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. CONEXANT SHALL NOT BE LIABLE FOR ANY SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS, WHICH MAY RESULT FROM THE USE OF THESE MATERIALS. Conexant products are not intended for use in medical, lifesaving or life sustaining applications. Conexant customers using or selling Conexant products for use in such applications do so at their own risk and agree to fully indemnify Conexant for any damages resulting from such improper use or sale. The following are trademarks of Conexant Systems, Inc.: Conexant® and the Conexant C symbol. Product names or services listed in this publication are for identification purposes only, and may be trademarks of third parties. Third-party brands and names are the property of their respective owners. For additional disclaimer information, please consult Conexant's Legal Information posted at www.conexant.com, which is incorporated by reference. **Reader Response:** Conexant strives to produce quality documentation and welcomes your feedback. Please send comments and suggestions to tech.pubs@conexant.com. For technical questions, contact your local Conexant sales office or field applications engineer. # **Contents** | 1. | Intro | duction | | 1-1 | |----|-------|---------------|------------------------------------|------------------| | | 1.1 | Overview | | <b>1-</b> 1 | | | 1.2 | | | | | | 1.3 | | | | | | | | eneral Modem Features | | | | 1.4 | | verview | | | | | 1.4.1 Ge | eneral Description | 1-5 | | | | 1.4.2 M | CU Firmware | 1-6 | | | | 1.4.3 Or | perating Modes | 1-6 | | | | 1. | 4.3.1 Data/Fax Modes | 1-6 | | | | 1.4 | 4.3.2 V.44 Data Compression | 1-7 | | | | 1.4 | 4.3.3 Country Support | 1-7 | | | | 1.4 | 4.3.4 TAM Mode | 1-7 | | | | 1.4 | 4.3.5 Speakerphone Mode (S Models) | 1-8 | | | | 1.4.4 Re | eference Designs | 1- <sup>ç</sup> | | | 1.5 | Hardware De | escription | 1- <del></del> 9 | | | | 1.5.1 C | X06833 Modem Device | 1-9 | | | | 1.5.2 C | X20442 Voice Codec | 1-9 | | | 1.6 | AT Comman | ds | 1-10 | | 2. | Tech | nical Specif | ications | 2-1 | | | 2.1 | Serial DTE Ir | nterface Operation | 2-1 | | | | 2.1.1 Au | utomatic Speed/Format Sensing | 2-1 | | | 2.2 | Parallel Host | t Bus Interface Operation | 2-2 | | | 2.3 | Establishing | Data Modem Connections | 2-2 | | | | 2.3.1 Di | aling | 2-2 | | | | 2.3.2 Te | elephone Number Directory | 2-2 | | | | 2.3.3 M | odem Handshaking Protocol | 2-2 | | | | 2.3.4 Ca | all Progress Tone Detection | 2-2 | | | | 2.3.5 Ar | nswer Tone Detection | 2-2 | | | | 2.3.6 Ri | ing Detection | 2-2 | | | | 2.3.7 Bi | lling Protection | 2-3 | | | | 2.3.8 Co | onnection Speeds | 2-3 | | | | 2.3.9 Au | utomode | 2-3 | | 2.4 | Data Mo | ode | 2-4 | | | |------|-----------|------------------------------------------------------|------|--|--| | | 2.4.1 | Speed Buffering (Normal Mode) | 2-4 | | | | | 2.4.2 | Flow Control | 2-4 | | | | | 2.4.3 | Escape Sequence Detection | 2-4 | | | | | 2.4.4 | BREAK Detection | 2-4 | | | | | 2.4.5 | Telephone Line Monitoring | 2-4 | | | | | 2.4.6 | Fall Forward/Fallback (V.92/V.90/V.34/V.32 bis/V.32) | 2-4 | | | | | 2.4.7 | Retrain | 2-5 | | | | | 2.4.8 | Programmable Inactivity Timer | 2-5 | | | | | 2.4.9 | DTE Signal Monitoring (Serial DTE Interface Only) | 2-5 | | | | 2.5 | V.92 Fe | atures | 2-5 | | | | | 2.5.1 | 2-5 | | | | | | 2.5.2 | Quick Connect | 2-6 | | | | | 2.5.3 | PCM Upstream | 2-6 | | | | 2.6 | Error Co | orrection and Data Compression | 2-6 | | | | | 2.6.1 | V.42 Error Correction | 2-6 | | | | | 2.6.2 | MNP 2-4 Error Correction | 2-6 | | | | | 2.6.3 | V.44 Data Compression | 2-6 | | | | | 2.6.4 | S.4 V.42 bis Data Compression | | | | | | 2.6.5 | MNP 5 Data Compression | 2-7 | | | | 2.7 | Telepho | ony Extensions | 2-7 | | | | | 2.7.1 | Line In Use Detection | 2-7 | | | | | 2.7.2 | Extension Pickup Detection | 2-7 | | | | | 2.7.3 | Remote Hangup Detection | 2-8 | | | | 2.8 | Fax Clas | ss 1 and Fax Class 1.0 Operation | 2-8 | | | | 2.9 | Point-of | f-Sales Support | 2-8 | | | | 2.10 | Voice/A | Audio Mode | 2-8 | | | | | 2.10.1 | Online Voice Command Mode | 2-8 | | | | | 2.10.2 | Voice Receive Mode | 2-8 | | | | | 2.10.3 | Voice Transmit Mode | 2-9 | | | | | 2.10.4 | Full-Duplex Receive and Transmit Mode | 2-9 | | | | | 2.10.5 | Audio Mode | 2-9 | | | | | 2.10.6 | Tone Detectors | 2-9 | | | | | 2.10.7 | Speakerphone Mode | 2-9 | | | | 2.11 | V.80 Sy | nchronous Access Mode (SAM) - Video Conferencing | 2-9 | | | | 2.12 | Full-Duյ | plex Speakerphone (FDSP) Mode (S Models) | 2-10 | | | | 2.13 | Caller II | D | 2-10 | | | | 2.14 | Worldw | vide Country Support | 2-10 | | | | 2.15 | Diagnos | stics | 2-11 | | | | | 2.15.1 | Commanded Tests | 2-11 | | | | | 2.15.2 | Power On Reset Tests | 2-11 | | | | 2.16 | Low Po | ower Sleen Mode | 2-12 | | | ## CX06833-3x/4x SMXXD Modem Data Sheet | 3. | Hard | dware Interface | 3-1 | |----|------|------------------------------------------------------------------------------|------| | | 3.1 | CX06833 Hardware Pins and Signals | 3-1 | | | | 3.1.1 CX06833 Interface Signals | 3-1 | | | 3.2 | CX20442 VC Hardware Pins and Signals (S Models) | 3-17 | | | | 3.2.1 CX20442 VC Signal Summary | 3-17 | | | | 3.2.1.1 Speakerphone Interface | 3-17 | | | | 3.2.1.2 Telephone Handset/Headset Interface | 3-17 | | | | 3.2.1.3 CX06833 Modem Interface | 3-17 | | | | 3.2.1.4 Host Interface | 3-17 | | | | 3.2.2 CX20442 VC Pin Assignments and Signal Definitions | 3-18 | | | 3.3 | Electrical and Environmental Specifications | 3-24 | | | | 3.3.1 Operating Conditions, Absolute Maximum Ratings, and Power Requirements | 3-24 | | | 3.4 | Interface and Timing Waveforms | 3-26 | | | | 3.4.1 External Memory Bus Timing | 3-26 | | | | 3.4.2 Parallel Host Bus Timing | 3-28 | | | | 3.4.3 Serial DTE Interface | 3-30 | | | 3.5 | Crystal Specifications | 3-31 | | 4. | Pack | kage Dimensions | 4-1 | | 5. | Para | allel Host Interface | 5-1 | | | 5.1 | Overview | 5-1 | | | 5.2 | Register Signal Definitions | | | | | 5.2.1 IER - Interrupt Enable Register (Addr = 1, DLAB = 0) | | | | | 5.2.2 FCR - FIFO Control Register (Addr = 2, Write Only) | 5-4 | | | | 5.2.3 IIR - Interrupt Identifier Register (Addr = 2) | 5-5 | | | | 5.2.4 LCR - Line Control Register (Addr = 3) | 5-6 | | | | 5.2.5 MCR - Modem Control Register (Addr = 4) | 5-7 | | | | 5.2.6 LSR - Line Status Register (Addr = 5) | 5-7 | | | | 5.2.7 MSR - Modern Status Register (Addr = 6) | 5-9 | | | | 5.2.8 RBR - RX Buffer (Receiver Buffer Register) (Addr = 0, DLAB = 0) | 5-9 | | | | 5.2.9 THR - TX Buffer (Transmitter Holding Register) (Addr = 0, DLAB = 0) | 5-9 | | | | 5.2.10 Divisor Registers (Addr = 0 and 1, DLAB = 1) | 5-10 | | | | 5.2.11 SCR - Scratch Register (Addr = 7) | 5-10 | | | 5.3 | Receiver FIFO Interrupt Operation | 5-10 | | | | 5.3.1 Receiver Data Available Interrupt | | | | | 5.3.2 Receiver Character Timeout Interrupts | 5-11 | | | 5.4 | Transmitter FIFO Interrupt Operation | 5-11 | | | | 5.4.1 Transmitter Empty Interrupt | 5-11 | | | | | | # **Figures** | Figure 1-1. SMXXD Modem Simplified Interface Diagram | 1-3 | |------------------------------------------------------------------------------------|------| | Figure 1-2. SMXXD Modem Major Interfaces | 1-3 | | Figure 2-1. TMIND# Test Results Pulse Cycles | | | Figure 3-1. CX06833 Hardware Signals for Parallel Interface (PARIF = High) | 3-2 | | Figure 3-2. CX06833 144-Pin TQFP Pin Signals for Parallel Interface (PARIF = High) | 3-3 | | Figure 3-3. CX06833 Hardware Signals for Serial Interface (PARIF = Low) | 3-6 | | Figure 3-4. CX06833 144-Pin TQFP Pin Signals for Serial Interface (PARIF = Low) | 3-7 | | Figure 3-5. CX20442 VC Hardware Interface Signals | 3-19 | | Figure 3-6. CX20442 VC 32-Pin TQFP Pin Signals | 3-19 | | Figure 3-7. Waveforms - External Memory Bus | 3-27 | | Figure 3-8. Waveforms - Parallel Host Bus | | | Figure 3-9. Waveforms - Serial DTE Interface | 3-30 | | Figure 4-1. Package Dimensions - 144-Pin TQFP | 4-1 | | Figure 4-2. Package Dimensions - 32-Pin TQFP | 4-2 | # **Tables** | Table 1-1. SMXXD Modem Models and Functions | 1-2 | |-----------------------------------------------------------------------------------|------| | Table 1-2. Default Countries Supported | 1-8 | | Table 2-1. +MS Command Automode Connectivity | 2-3 | | Table 3-1. CX06833 144-Pin TQFP Pin Signals for Parallel Interface (PARIF = High) | 3-4 | | Table 3-2. CX06833 144-Pin TQFP Pin Signals for Serial Interface (PARIF = Low) | 3-8 | | Table 3-3. CX06833 Pin Signal Definitions | 3-10 | | Table 3-4. CX06833 I/O Type Definitions | | | Table 3-5. CX06833 DC Electrical Characteristics | 3-16 | | Table 3-6. CX20442 VC 32-Pin TQFP Pin Signals | 3-20 | | Table 3-7. CX20442 VC Pin Signal Definitions | 3-21 | | Table 3-8. CX20442 VC DC Electrical Characteristics | 3-22 | | Table 3-9. CX20442 VC Analog Electrical Characteristics | 3-23 | | Table 3-10. Operating Conditions | | | Table 3-11. Absolute Maximum Ratings | 3-24 | | Table 3-12. Current and Power Requirements | 3-25 | | Table 3-13. Timing - External Memory Bus | | | Table 3-14. Timing - Parallel Host Bus | 3-28 | | Table 3-15. Crystal Specifications | 3-31 | | Table 5-1. Parallel Interface Registers | | | Table 5-2. Interrupt Sources and Reset Control | 5-5 | | Table 5-3. Programmable Baud Rates | | # **Revision History** Incorporated in Doc. No. 102228B Table 3-3: Delete erroneous VDD pin number, add SR1IO row, correct PA5 pin number, and correct the RESERVED pin numbers for Serial DTE Configuration.. Incorporated in Doc. No. 102228A Initial release. ## 1. Introduction ## 1.1 Overview The Conexant® SMXXD Modem is a full-featured, controller-based modem that integrates modem controller (MCU), modem data pump (MDP), 256 KB ROM, 32 KB RAM, and analog line interface codec functions into a single package. The modem operates by executing firmware from internal ROM and RAM. Optional customized firmware is supported with optional external flash ROM memory. Additionally, added/modified country profiles are supported by internal SRAM patch (maximum of one profile) or serial EEPROM. Downloadable architecture supports downloading of customized MCU firmware from the host/DTE to the SMXXD modem. The SMXXD Modem device set, consisting of a CX06833 modem device in a 144-pin TQFP and an optional CX20442 Voice Codec (VC) in a 28-pin TQFP. Low profile TQFP packages with reduced voltage operation and low power consumption make this modem an ideal solution for embedded applications using parallel host or serial DTE interface. The SMXXD Modem supports data rates up to V.92, data compression, error correction, fax rates up to 14.4 kbps and speakerphone mode. In V.92 and V.90 (V.92 models) data modes, the modem can receive data at speeds up to 56 kbps. In V.34 data mode (V.92 and V.34 models), the modem can receive data at speeds up to 33.6 kbps. In V.32 bis data mode, the modem can receive data at speeds up to 14.4 kbps. Data compression (V.44/V.42bis/MNP5) and error correction (V.42/MNP 2-4) modes are supported to maximize data throughput and data transfer integrity. Non-error-correction mode is also supported. Fax Group 3 send and receive rates are supported up to 14.4 kbps with T.30 protocol. The SMXXD modem operates with PSTN telephone lines worldwide. S models, using the optional CX20442 Voice Codec (VC) in a 32-pin TQFP, support position independent, full-duplex speakerphone (FDSP) operation using microphone and speaker, as well as other voice/TAM applications using handset or headset. Table 1-1 lists the available models. A simplified device interface drawing is shown in Figure 1-1. A functional interface drawing showing optional memory is shown in Figure 1-2. # 1.2 Applications - Internet appliances - Remote monitoring and data collection systems - Serial box modems - Standalone TAM/fax machines - Set top boxes - Security devices Table 1-1. SMXXD Modem Models and Functions | | Supported Functions | | | | | | | | |-------------------|-------------------------|----------------------------------------------------|--------------------------------------------------|-------------------------------|-----------|-------------------------------------------------------------------------------|----------------|---------------------------------| | Marketing<br>Name | Device Set Order<br>No. | Single Chip<br>Modem<br>[144-Pin TQFP]<br>Part No. | Voice Codec<br>(VC)<br>[32-Pin TQFP]<br>Part No. | V.90 Data,<br>QC, MOH,<br>PCM | V.34 Data | V.32 bis Data,<br>V.44 Data<br>Compression,<br>V.17 Fax,<br>TAM,<br>Worldwide | Voice/<br>FDSP | Lead-free<br>Device<br>(Note 3) | | SM56D | DS56-L147-042 | CX06833-34 | _ | Υ | Υ | Υ | _ | N | | SM56D/S | DS56-L147-052 | CX06833-34 | CX20442-11 | Υ | Υ | Υ | Υ | N | | SM336D | DS28-L147-042 | CX06833-32 | _ | _ | Υ | Υ | _ | N | | SM336D/S | DS28-L147-052 | CX06833-32 | CX20442-11 | _ | Υ | Υ | Υ | N | | SM144D | DS96-L147-042 | CX06833-33 | _ | _ | _ | Υ | _ | N | | SM144D/S | DS96-L147-052 | CX06833-33 | CX20442-11 | _ | _ | Υ | Υ | N | | SM56D | DS56-L147-043 | CX06833-44 | _ | Υ | Υ | Υ | _ | Υ | | SM336D | DS28-L147-043 | CX06833-42 | _ | _ | Υ | Υ | _ | Υ | | SM144D | DS96-L147-043 | CX06833-43 | _ | _ | _ | Υ | _ | Υ | ## Notes: 1. Model options: S Voice/full-duplex speakerphone (FDSP) 56 56 kbps max. rate per V.90 336 33.6 kbps max. rate per V.34 144 14.4 kbps max. rate per V.32 bis 2. Supported functions (Y = Supported; — = Not supported): QC Quick connect MOH Modem-on-Hold PCM PCM upstream TAM Telephone answering machine (Voice playback and record through telephone line) FDSP Full-duplex speakerphone and voice playback and record through telephone line, handset, and mic/speaker 3. Lead-free (PB-free) device. Telephone Line TIP TELEPHONE LINE → RING Interface TIP PARALLEL Discrete HANDSET (OPTIONAL) RING HOST BUS OR SERIAL DTE Components CX06833 INTERFACE Single Chip Modem 144-Pin TQFP CX20442 Voice Codec (VC) MIC SPEAKER 32-Pin TQFP (OPTIONAL) (Optional) Figure 1-1. SMXXD Modem Simplified Interface Diagram Figure 1-2. SMXXD Modem Major Interfaces ## 1.3 Features #### 1.3.1 General Modem Features - Data modem - Quick connect, Modem-on-Hold, and PCM upstream functions (V.92 models) - ITU-T V.92/V.90 (V.92 models), V.34 (V.92 and V.34 models), V.32bis, V.32, V.29, FastPOS (V.29), V.22 bis, V.22, V.22 Fast Connect, V.23, V.21, Bell 212A, and Bell 103 - V.250 and V.251 commands - Data compression and error correction - V.44 data compression - V.42 bis and MNP 5 data compression - V.42 LAPM and MNP 2-4 error correction - Fax modem send and receive rates up to 14.4 kbps - V.17, V.29, V.27 ter, and V.21 channel 2 - EIA/TIA 578 Class 1 and T.31 Class 1.0 - V.80 synchronous access mode supports host-controlled communication protocols with H.324 interface support - Interfaces to optional external ROM/flash ROM, RAM, and/or optional serial EEPROM - Data/Fax/Voice call discrimination - Hardware-based modem controller - Hardware-based digital signal processor (DSP) - Support for many country-specific DAA configurations - On-hook and/or off-hook Caller ID detection for selected countries - Call progress, blacklisting - Internal ROM includes default values for 29 countries - Additional and modified country profile can be stored in internal SRAM - Caller waiting detection - Caller ID detect - On-hook Caller ID detection - Off-hook Call Waiting Caller ID detection during data mode in V.92, V.90, V.34, V.32bis, and V.32 - Distinctive ring detect - Modem customization available through patch code that can be stored in optional serial EEPROM or internal SRAM - Telephony/TAM - V.253 commands - 2-bit and 4-bit Conexant ADPCM, 8-bit linear PCM, and 4-bit IMA coding - 8 kHz sample rate - Concurrent DTMF, ring, and Caller ID detection - Full-duplex speakerphone (FDSP) mode using optional CX20442 Voice Codec (S models) - Microphone and speaker interface - Telephone handset or headset interface - Acoustic and line echo cancellation - Microphone gain and muting - Speaker volume control and muting - Built-in host/DTE interface - Parallel 16550A UART-compatible interface up to 230.4 kbps - Serial ITU-T V.24 (EIA/TIA-232-E) logical interface up to 115.2 kbps - Downloadable architecture - Direct mode (serial DTE interface) - Flow control and speed buffering - Automatic format/speed sensing - Serial async/sync data; parallel async data - Thin packages support low profile designs (1.6 mm max. height) - CX06833 Modem device in 144-pin TQFP - CX20442 VC in 32-pin TQFP - +3.3V operation with +5V tolerant digital inputs - Typical power use - CX06833: 191 mW (Normal Mode); 53 mW (Sleep Mode) - CX20442: 5 mW (Normal Mode) #### 1.4 Technical Overview #### 1.4.1 General Description Modem operation, including dialing, call progress, telephone line interface, telephone handset interface, optional voice/speakerphone interface, and host interface functions are supported and controlled through the V.250, V.251, and V.253-compatible command set. The modem hardware connects to the host via a parallel or serial interface as selected by the PARIF input. The OEM adds a crystal circuit, telephone line interface, telephone handset/telephony extension interface, voice/speakerphone interface, optional external serial EEPROM, optional external ROM/flash ROM, optional external RAM, and other supporting discrete components as supported by the modem model (Table 1-1) and required by the application to complete the system. Customized modem firmware can be supported by the use of external memory in various combinations, e.g., either external ROM/flash ROM (up to 256 KB), or external serial EEPROM (256 to 32 KB) and external RAM (up to 128 KB). To support country profile addition or modification, external serial EEPROM (256 to 32 KB) can be installed. Customized code can include OEM-defined commands, i.e., identification codes (I3), identifier string (I4), manufacturer identification (+GMI), model identification (+GMM), and revision identification (+GMR), as well as code modification. Parallel interface operation is selected by PARIF input high. Serial interface operation is selected by PARIF input low. #### 1.4.2 MCU Firmware MCU firmware performs processing of general modem control, command sets, data modem, error correction and data compression (ECC), fax class 1, fax class 1.0, voice/audio/TAM/speakerphone, worldwide, V.80, and serial DTE/parallel host interface functions according to modem models (Table 1-1). MCU firmware can be customized to include OEM-defined commands, i.e., identification codes (I3), identifier string (I4), manufacturer identification (+GMI), model identification (+GMM), and revision identification (+GMR), as well as code modification modification The modem firmware is provided in object code form for the OEM to program into external ROM/flash ROM. The modem firmware may also be provided in source code form under a source code addendum license agreement. External ROM/Flash ROM and RAM must be installed in order to operate the modem with customized firmware. ## 1.4.3 Operating Modes #### 1.4.3.1 Data/Fax Modes Data modem modes perform complete handshake and data rate negotiations. Using modem modulations to optimize modem configuration for line conditions, the modem can connect at the highest data rate that the channel can support from 56 kbps down to 2400 bps with automatic fallback. In V.92/V.90 data modem modes (V.92 models), the modem can receive data from a digital source using a V.92-compatible central site modem at line speeds up to 56 kbps. With PCM upstream enabled (V.92 only), data transmission supports sending data at line speeds up to 48 kbps. When PCM upstream is disabled, data transmission supports sending data at line speeds up to V.34 rates. This mode can fallback to V.34 mode and to lower rates as dictated by line conditions. The following modes are supported in V.92 models when connected to a V.92-compatible server supporting the feature listed. - Quick connect: Allows quicker subsequent connections to a server by using stored line parameters obtained during the initial connection. - Modem-on-Hold: Allows detection and reporting of incoming phone calls on the PSTN with enabled Call Waiting. If the incoming call is accepted by the user, the user has a pre-defined amount of time of holding the data connection for a brief conversation. The data connection resumes upon incoming call termination. - PCM upstream: Boosts the upstream data rates. A maximum of 48 kbps is supported when connected to a V.92 server that supports PCM upstream. In V.34 data modem mode (V.92 and V.34 models), the modem can operate in full-duplex, asynchronous modes at line rates up to 33.6 kbps. Automode operation in V.34 is provided in accordance with PN3320 and in V.32 bis in accordance with PN2330. All tone and pattern detection functions required by the applicable ITU or Bell standards are supported. In V.32 bis data modem mode, the modem can operate at line speeds up to 14.4 kbps. In fax modem mode, the modem can operate in half-duplex, synchronous modes and can support Group 3 facsimile send and receive speeds of 14400, 12000, 9600, 7200, 4800, and 2400 bps. Fax data transmission and reception performed by the modem are controlled and monitored through the EIA/TIA-578 Fax Class 1, or T.31 Fax Class 1.0 command interface. Full HDLC formatting, zero insertion/deletion, and CRC generation/checking are provided. ### 1.4.3.2 V.44 Data Compression V.44 provides efficient data compression that minimizes the download time for the types of files associated with Internet use. This improvement is most noticeable when browsing and searching the web since HTML text files are highly compressible. (The improved performance amount varies both with the actual format and with the content of individual pages and files.) #### 1.4.3.3 Country Support Country-specific modem parameters for functions such as dialing, carrier transmit level, calling tone, call progress tone detection, answer tone detection, blacklisting, caller ID, and relay control are programmable. Country code IDs are defined by ITU-T T.35. Embedded ROM code includes default profiles for 29 countries. Additional country profiles can be stored in internal SRAM or external serial EEPROM (request additional country profiles from a Conexant Sales Office). Duplicate country profiles stored in internal SRAM or external serial EEPROM will override the profiles in embedded ROM code. The default countries supported are listed Table 1-2. Country profiles for CTR-21 countries are TBR-21 compliant. #### 1.4.3.4 TAM Mode TAM Mode features include 8-bit linear coding at 8 kHz sample rate. Tone detection/generation, call discrimination, and concurrent DTMF detection are also supported. TAM Mode is supported by four submodes: - Online Voice Command Mode supports connection to the telephone line or, for S models, a microphone/speaker/handset/headset. - Voice Receive Mode supports recording voice or audio data input from the telephone line or, for S models, a microphone/handset/headset. - Voice Transmit Mode supports playback of voice or audio data to the telephone line or, for S models, a speaker/handset/headset. - Full-duplex Receive and Transmit Mode. Table 1-2. Default Countries Supported | Country | Country<br>Code | Call Waiting Tone<br>Detection (CW)<br>Supported | On-Hook Type 1<br>Caller ID (CID)<br>Supported | Off-Hook Type 2<br>Called ID (CID2)<br>Supported | |----------------|-----------------|--------------------------------------------------|------------------------------------------------|--------------------------------------------------| | Australia | 09 | X | X | | | Austria | 0A | X | X | | | Belgium | 0F | X | | | | Brazil | 16 | X | | | | China | 26 | X | X | | | Denmark | 31 | X | X | | | Finland | 3C | X | X | | | France | 3D | X | X | X | | Germany | 42 | X | X | | | Hong Kong | 50 | X | X | X | | India | 53 | | X | | | Ireland | 57 | | X | | | Italy | 59 | X | X | | | Japan | 00 | X | X | X | | Korea | 61 | Х | | | | Malaysia | 6C | X | | | | Mexico | 73 | | | | | Netherlands | 7B | | X | | | Norway | 82 | X | X | | | Poland | 8A | Х | | | | Portugal | 8B | Х | | | | Singapore | 9C | X | X | X | | South Africa | 9F | X | | | | Spain | A0 | Х | Х | | | Sweden | A5 | X | X | | | Switzerland | A6 | Х | | | | Taiwan | FE | Х | X | | | United Kingdom | B4 | Х | X | X | | United States | B5 | Х | X | X | | Reserved | FD | X | X | X | ## 1.4.3.5 Speakerphone Mode (\$ Models) S models include additional telephone handset, external microphone, and external speaker interfaces which support voice and full-duplex speakerphone (FDSP) operation. Hands-free full-duplex telephone operation is supported in Speakerphone Mode under host control. Speakerphone Mode features an advanced proprietary speakerphone algorithm which supports full-duplex voice conversation with acoustic, line, and handset echo cancellation. Parameters are constantly adjusted to maintain stability with automatic fallback from full-duplex to pseudo-duplex operation. The speakerphone algorithm allows position independent placement of microphone and speaker. The host can separately control volume, muting, and AGC in microphone and speaker channels. ## 1.4.4 Reference Designs Data/fax/TAM/speakerphone reference designs for external modems are available to minimize application design time, reduce development cost, and accelerate market entry. These designs are: • For CX06833: RD01-D460-1xx A design package is available in electronic form. This package includes schematics, bill of materials (BOM), vendor part list (VPL), board layout files in Gerber format, and complete documentation. ## 1.5 Hardware Description ## 1.5.1 CX06833 Modem Device The CX06833 Modem, packaged in a 144-pin TQFP, includes a Microcontroller (MCU), a Modem Data Pump (MDP), 256 KB internal ROM, and 32 KB internal RAM interface functions. The CX06833 Modem connects to host via a parallel host (PARIF = high) or a logical V.24 (EIA/TIA-232-E) serial DTE interface (PARIF = low). The CX06833 Modem performs the command processing and host interface functions. The crystal frequency is $28.224 \text{ MHz} \pm 50 \text{ ppm}$ . The CX06833 Modem optionally connects to an external OEM-supplied serial EEPROM over a dedicated 2-line serial interface. The capacity of the EEPROM can be 256 bytes up to 32 KB. The EEPROM can hold information such as firmware configuration customization, and country code parameters. The CX06833 Modem performs telephone line signal modulation/demodulation in a hardware digital signal processor (DSP) which reduces computational load on the host processor. The CX06833 optionally connects to external OEM-supplied ROM/flash ROM and RAM over a non-multiplexed 19-bit address bus and 8-bit data bus. ## 1.5.2 CX20442 Voice Codec The optional CX20442 Voice Codec (VC), packaged in a 32-pin TQFP, supports voice/full-duplex speakerphone (FDSP) operation with interfaces to a microphone and speaker and to a telephone handset/headset. ## 1.6 AT Commands The SMXXD Modem supports AT commands for data mode, fax class 1 or 1.0, voice/audio, full-duplex speakerphone (FDSP), V.80 commands, and S Register. See Doc. No. 102184 for a description of the commands. **Data Mode Operation.** Data functions operate in response to the AT commands when +FCLASS=0. Default parameters support U.S./Canada operation. **Fax Mode Operation.** Facsimile functions operate in response to fax class 1 commands when +FCLASS=1 or to fax class 1.0 commands when +FCLASS=1.0. **Voice/Audio Operation.** Voice/audio functions operate in response to voice/audio commands when +FCLASS=8. **Speakerphone Operation.** FDSP functions operate in response to speakerphone commands when +FCLASS=8 and +VSP=1 is selected. # 2. Technical Specifications ## 2.1 Serial DTE Interface Operation ## 2.1.1 Automatic Speed/Format Sensing **Command Mode and Data Mode.** The modem can automatically determine the speed and format of the data sent from the DTE. The modem can sense speeds of 300, 600, 1200, 2400, 4800, 7200, 9600, 12000, 14400, 16800, 19200, 21600, 24000, 26400, 28800, 38400, 57600, and 115200 bps and the following data formats: | Parity | Data Length<br>(No. of Bits) | No. of<br>Stop Bits | Character Length (No. of Bits) | |--------|------------------------------|---------------------|--------------------------------| | None | 7 | 2 | 10 | | Odd | 7 | 1 | 10 | | Even | 7 | 1 | 10 | | None | 8 | 1 | 10 | | Odd | 8 | 1 | 11* | | Even | 8 | 1 | 11* | <sup>\*11-</sup>bit characters are sensed, but the parity bit is stripped off during data transmission in Normal and Error Correction modes. The modem can speed sense data with mark or space parity and configures itself as follows: | DTE Configuration | Modem Configuration | |-------------------|---------------------| | 7 mark | 7 none | | 7 space | 8 none | | 8 mark | 8 none | | 8 space | 8 even | Fax Mode. In V.17 fax mode, the modem can sense speeds up to 115.2 kbps. ## 2.2 Parallel Host Bus Interface Operation **Command Mode and Data Mode.** The modem can operate at rates up to 230.4 kbps by programming the Divisor Latch in the parallel interface registers if supported by communications software and/or driver. **Fax Mode.** In V.17 mode, the modem can operate at rates up to 230.4 kbps by programming the Divisor Latch in the parallel interface registers if supported by communications software and/or driver. ## 2.3 Establishing Data Modem Connections ## 2.3.1 Dialing **DTMF Dialing.** DTMF dialing using DTMF tone pairs is supported in accordance with ITU-T Q.23. The transmit tone level complies with Bell Publication 47001. **Pulse Dialing.** Pulse dialing is supported in accordance with EIA/TIA-496-A. **Blind Dialing.** The modem can blind dial in the absence of a dial tone if enabled by the X0, X1, or X3 command. ## 2.3.2 Telephone Number Directory The modem supports four telephone number entries in a directory that can be saved in a serial EEPROM. Each telephone number can be up to 32 characters (including the command line terminating carriage return) in length. A telephone number can be saved using the &Zn=x command, and a saved telephone number can be dialed using the DS=n command. ### 2.3.3 Modem Handshaking Protocol If a tone is not detected within the time specified in the S7 register after the last digit is dialed, the modem aborts the call attempt. ### 2.3.4 Call Progress Tone Detection Ringback, equipment busy, congested tone, warble tone, and progress tones can be detected in accordance with the applicable standard. #### 2.3.5 Answer Tone Detection Answer tone can be detected over the frequency range of $2100 \pm 40$ Hz in ITU-T modes and $2225 \pm 40$ Hz in Bell modes. ## 2.3.6 Ring Detection A ring signal can be detected from a TTL-compatible 15.3 Hz to 68 Hz square wave input. ## 2.3.7 Billing Protection When the modem goes off-hook to answer an incoming call, both transmission and reception of data are prevented for 2 seconds (data modem) or 4 seconds (fax adaptive answer) to allow transmission of the billing tone signal. ## 2.3.8 Connection Speeds The modem functions as a data modem when the +FCLASS=0 command is active. Line connection can be selected using the +MS command. The +MS command selects modulation, enables/disables automode, and selects minimum and maximum line speeds (Table 2-1). ### 2.3.9 Automode Automode detection can be enabled by the +MS command to allow the modem to connect to a remote modem in accordance with draft PN-3320 for V.34 (Table 2-1). Table 2-1. +MS Command Automode Connectivity | Modulation | <carrier></carrier> | Possible ( <min_rx_rate>, <min_rx_rate>, (<min_tx_rate>), and <max_tx_rate>) Rates (bps)</max_tx_rate></min_tx_rate></min_rx_rate></min_rx_rate> | | | | |-----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bell 103 | B103 | 300 | | | | | Bell 212 | B212 | 1200 Rx/75 Tx or 75 Rx/1200 Tx | | | | | V.21 | V21 | 300 | | | | | V.22 | V22 | 1200 | | | | | V.22 bis | V22B | 2400 or 1200 | | | | | V.23 | V23C | 1200 | | | | | V.32 | V32 | 9600 or 4800 | | | | | V.32 bis | V32B | 14400, 12000, 9600, 7200, or 4800 | | | | | V.34 | V34 | 33600, 31200, 28800, 26400, 24000, 21600, 19200, 16800, 14400, 12000, 9600, 7200, 4800, or 2400 | | | | | V.90 | V90 | 56000, 54667, 53333, 52000, 50667, 49333, 48000, 46667, 45333, 44000, 42667, 41333, 40000, 38667, 37333, 36000, 34667, 33333, 32000, 30667, 29333, 28000 | | | | | V.92 downstream | V92 | 56000, 54667, 53333, 52000, 50667, 49333, 48000, 46667, 45333, 44000, 42667, 41333, 40000, 38667, 37333, 36000, 34667, 33333, 32000, 30667, 29333, 28000 | | | | | V.92 upstream | V92 | 48000, 46667, 45333, 44000, 42667, 41333, 40000, 38667, 37333, 36000, 34667, 33333, 32000, 30667, 29333, 28000, 26667, 25333, 24000 | | | | ## 2.4 Data Mode The modem enters data mode when a telephone line connection has been established between modems and all handshaking has been completed. ## 2.4.1 Speed Buffering (Normal Mode) Speed buffering allows a DTE to send data to, and receive data from, a modem at a speed different than the line speed. The modem supports speed buffering at all line speeds. #### 2.4.2 Flow Control **DTE-to-Modem Flow Control.** If the modem-to-line speed is less than the DTE-to-modem speed, the modem supports XOFF/XON or RTS/CTS flow control with the DTE to ensure data integrity. ## 2.4.3 Escape Sequence Detection The +++ escape sequence can be used to return control to the command mode from the data mode. Escape sequence detection is disabled by an S2 Register value greater than 127. #### 2.4.4 BREAK Detection The modem can detect a BREAK signal from either the DTE or the remote modem. The \Kn command determines the modem response to a received BREAK signal. ### 2.4.5 Telephone Line Monitoring **GSTN Cleardown (V.90, V.34, V.32 bis, V.32).** Upon receiving GSTN Cleardown from the remote modem in a non-error correcting mode, the modem cleanly terminates the call **Loss of Carrier (V.22 bis and Below).** If carrier is lost for a time greater than specified by the S10 register, the modem disconnects. ## 2.4.6 Fall Forward/Fallback (V.92/V.90/V.34/V.32 bis/V.32) During initial handshake, the modem will fallback to the optimal line connection within V.92/V.90/V.34/V.32 bis/V.32 mode depending upon signal quality if automode is enabled by the +MS or N1 command. When connected in V.92/V.90/V.34/V.32 bis/V.32 mode, the modem will fall forward or fallback to the optimal line speed within the current modulation depending upon signal quality if fall forward/fallback is enabled by the %E2 command. #### 2.4.7 Retrain The modem may lose synchronization with the received line signal under poor or changing line conditions. If this occurs, retraining may be initiated to attempt recovery depending on the type of connection. The modem initiates a retrain if line quality becomes unacceptable if enabled by the %E command. The modem continues to retrain until an acceptable connection is achieved, or until 30 seconds elapse resulting in line disconnect. ## 2.4.8 Programmable Inactivity Timer The modem disconnects from the line if data is not sent or received for a specified length of time. In normal or error-correction mode, this inactivity timer is reset when data is received from either the DTE or from the line. This timer can be set to a value between 0 and 255 seconds by using register S30. A value of 0 disables the inactivity timer. ## 2.4.9 DTE Signal Monitoring (Serial DTE Interface Only) **DTR#.** When DTR# is asserted, the modem responds in accordance with the &Dn and &On commands. RTS#. RTS# is used for flow control if enabled by the &K command in normal or error-correction mode. ### 2.5 V.92 Features Modem-on-Hold, quick connect, and PCM upstream are only available in V.92 models when connecting in V.92 data mode. V.92 features are only available when the server called is a V.92 server that supports that particular feature. #### 2.5.1 Modem-on-Hold The Modem-on-Hold (MOH) function enables the modem to place a data call to the Internet on hold while using the same line to accept an incoming or place an outgoing voice call. This feature is available only with a connection to a server supporting MOH. MOH can be executed through either of two methods: - One method is to enable MOH through the +PMH command. With Call Waiting Detection (+PCW command) enabled, an incoming call can be detected while online. Using a string of commands, the modem negotiates with the server to place the data connection on hold while the line is released so that it can be used to conduct a voice call. Once the voice call is completed, the modem can quickly renegotiate with the server back to the original data call. - An alternative method is to use communications software that utilizes the Conexant Modem-on-Hold drivers under Windows PC operating systems. Using this method, the software can detect an incoming call, place the data connection on hold, and switch back to a data connection. #### 2.5.2 Quick Connect The quick connect function enables the modem to shorten the connect time of subsequent calls to a server supporting quick connect. The quick connect feature is supported by the +PQC command. ## 2.5.3 PCM Upstream PCM upstream boosts the upstream data rates between the user and ISP to reduce upload times for large files and email attachments. A maximum of 48 kbps upstream rate is supported with PCM upstream enabled, in contrast to a maximum of 32.2 kbps upstream rate with PCM upstream not enabled. PCM upstream is supported by the +PCM command. PCM upstream is disabled by default. ## 2.6 Error Correction and Data Compression ### 2.6.1 V.42 Error Correction V.42 supports two methods of error correction: LAPM and, as a fallback, MNP 4. The modern provides a detection and negotiation technique for determining and establishing the best method of error correction between two moderns. ## 2.6.2 MNP 2-4 Error Correction MNP 2-4 is a data link protocol that uses error correction algorithms to ensure data integrity. Supporting stream mode, the modem sends data frames in varying lengths depending on the amount of time between characters coming from the DTE. ## 2.6.3 V.44 Data Compression V.44 data compression mode, enabled by the +DS44 command, encodes pages and files associated with Web pages. These files include WEB pages, graphics and image files, and document files. V.44 can provide an effective data throughput rate up to DTE rate for a 56-kbps connection. The improved performance amount varies both with the actual format and with the content of individual pages and files. ## 2.6.4 V.42 bis Data Compression V.42 bis data compression mode, enabled by the %Cn command or S46 register, operates when a LAPM connection is established. The V.42 bis data compression employs a "string learning" algorithm in which a string of characters from the DTE is encoded as a fixed length codeword. Two 2-KB dictionaries are used to store the strings. These dictionaries are dynamically updated during normal operation. ## 2.6.5 MNP 5 Data Compression MNP 5 data compression mode, enabled by the %Cn command, operates during an MNP connection. In MNP 5, the modem increases its throughput by compressing data into tokens before transmitting it to the remote modem, and by decompressing encoded received data before sending it to the DTE. ## 2.7 Telephony Extensions The following telephony extension features are supported and are typically implemented in designs for set-top box applications and TAM software applications to enhance enduser experience: - Line In Use detection - Extension Pickup detection - Remote Hang-up detection The telephony extension features are enabled through the -STE command. The -TTE command can be used to adjust the voltage thresholds for the telephony extension features #### 2.7.1 Line In Use Detection The Line In Use Detection feature can stop the modem from disturbing the phone line when the line is already being used. When an automated system tries to dial using ATDT and the phone line is in use, the modem will not go off hook and will respond with the message "LINE IN USE". In the case where no phone line is connected to the modem, the modem will respond with the message "NO LINE". ## 2.7.2 Extension Pickup Detection The Extension Pickup Detection feature (also commonly referred as PPD or Parallel phone detection) allows the modem to detect when another telephony device (i.e., fax machine, phone, satellite/cable box) is attempting to use the phone line. When an extension pickup has been detected, the modem will go on-hook and respond with the message "OFF-HOOK INTRUSION". The Remote Hangup Detection feature will cause the modem to go back on-hook and respond with the message "LINE REVERSAL DETECTED" during a data connection when the remote modem is disconnected for abnormal termination reasons (remote phone line unplugged, remote server/modem shutdown). For Voice applications, this method can be used in addition to silence detection to determine when a remote caller has hung up to terminate a voice recording. This feature can be used to quickly drop a modem connection in the event when a user picks up a extension phone line. For example, this feature allows set top boxes with an integrated SMXXD modem to give normal voice users the highest priority over the telephone line. This feature can also be used in Telephone Answering Machine applications (TAM). Its main use would be to stop the TAM operation when a phone is picked up. ## 2.7.3 Remote Hangup Detection The Remote Hangup Detection feature will cause the modem to go back on-hook and respond with the message "LINE REVERSAL DETECTED" during a data connection when the remote modem is disconnected for abnormal termination reasons (remote phone line unplugged, remote server/modem shutdown). For Voice applications, this method can be used in addition to silence detection to determine when a remote caller has hung up to terminate a voice recording. ## 2.8 Fax Class 1 and Fax Class 1.0 Operation Facsimile functions operate in response to fax class 1 commands when +FCLASS=1 or to fax class 1.0 commands when +FCLASS=1.0. In the fax mode, the on-line behavior of the modem is different from the data (non-fax) mode. After dialing, modem operation is controlled by fax commands. Some AT commands are still valid but may operate differently than in data modem mode. Calling tone is generated in accordance with T.30. ## 2.9 Point-of-Sales Support Point-of-Sales (POS) terminals usually need to exchange a small amount of data in the shortest amount of time. Low speed modulations such as Bell212A or V.22 are still mainly used in POS applications. Additionally, new non-standard sequences have been developed to better support POS applications. Industry standard and shortened answer tone B103 and V.21 are supported, as well as FastPOS (V.29) and V.22 Fast Connect. POS terminal modulations are supported by the \$F command. ## 2.10 Voice/Audio Mode Voice and audio functions are supported by the Voice Mode. Voice Mode includes four submodes: Online Voice Command Mode, Voice Receive Mode, Voice Transmit Mode and Full-Duplex Receive and Transmit Mode. #### 2.10.1 Online Voice Command Mode This mode results from the connection to the telephone line or a voice/audio I/O device (e.g., microphone, speaker, or handset) through the use of the +FCLASS=8 and +VLS commands. After mode entry, AT commands can be entered without aborting the connection. #### 2.10.2 Voice Receive Mode This mode is entered when the +VRX command is active in order to record voice or audio data input at the RIN pin, typically from a microphone/handset or the telephone line. Received analog voice samples are converted to digital form and compressed for reading by the host. AT commands control the codec bits-per-sample rate. Received analog mono audio samples are converted to digital form and formatted into 8-bit unsigned linear PCM format for reading by the host. AT commands control the bit length and sampling rate. Concurrent DTMF/tone detection is available at the 8 kHz sample rate. ### 2.10.3 Voice Transmit Mode This mode is entered when the +VTX command is active in order to playback voice or audio data to the TXA output, typically to a speaker/handset or to the telephone line. Digitized voice data is decompressed and converted to analog form at the original compression quantization sample-per-bits rate then output to the TXA output. Digitized audio data is converted to analog form then output to the TXA output. ## 2.10.4 Full-Duplex Receive and Transmit Mode This mode is entered when the +VTR command is active in order to concurrently receive and transmit voice. ## 2.10.5 Audio Mode The audio mode enables the host to transmit and receive 8-bit audio signals. In this mode, the modem directly accesses the internal analog-to-digital (A/D) converter (ADC) and the digital-to-analog (D/A) converter (DAC). Incoming analog audio signals can then be converted to digital format and digital signals can be converted to analog audio output. #### 2.10.6 Tone Detectors The tone detector signal path is separate from the main received signal path thus enabling tone detection to be independent of the configuration status. In Tone Mode, all three tone detectors are operational. ## 2.10.7 Speakerphone Mode Speakerphone mode is controlled in voice mode with the following commands: **Use Speakerphone After Dialing or Answering (+VSP=1).** +VSP=1 selects speakerphone mode while in +FCLASS=8 mode. Speakerphone operation is entered during Voice Online Command mode after completing dialing or answering. **Speakerphone Settings.** The +VGM and +VGS commands can be used to control the microphone gain and speaker volume, respectively. VGM and +VGS commands are valid only after the modem has entered the Voice Online mode while in the +VSP=1 setting. ## 2.11 V.80 Synchronous Access Mode (SAM) - Video Conferencing V.80 Synchronous Access Mode between the modem and the host/DTE is provided for host-controlled communication protocols, e.g., H.324 video conferencing applications. Voice-call-first (VCF) before switching to a videophone call is also supported. ## 2.12 Full-Duplex Speakerphone (FDSP) Mode (S Models) The modem operates in FDSP mode when +FCLASS=8 and +VSP=1 (Section 2.10.7). In FDSP Mode, speech from a microphone or handset is converted to digital form, shaped, and output to the telephone line through the line interface circuit. Speech received from the telephone line is shaped, converted to analog form, and output to the speaker or handset. Shaping includes both acoustic and line echo cancellation. ## 2.13 Caller ID Both Type I Caller ID (On-Hook Caller ID) and Type II Caller ID (Call Waiting Caller ID) are supported for U.S. and many other countries (see Section 2.14). Both types of Caller ID are enabled/disabled using the +VCID command. Call Waiting Tone detection must be enabled using the +PCW command to detect and decode Call Waiting Caller ID. When enabled, caller ID information (date, time, caller code, and name) can be passed to the DTE in formatted or unformatted form. Inquiry support allows the current caller ID mode and mode capabilities of the modem to be retrieved from the modem. Type II Caller ID (Call Waiting Caller ID) detection operates only during data mode in V.92, V.90, V.34, V.32bis, or V.32. ## 2.14 Worldwide Country Support Internal modem firmware supports 29 country profiles (see Section 1.3.2). These country profiles include the following country-dependent parameters: - Dial tone detection levels and frequency ranges. - DTMF dialing parameters: Transmit output level, DTMF signal duration, and DTMF interdigit interval. - Pulse dialing parameters: Make/break times, set/clear times, and dial codes are programmable - Ring detection frequency range. - Type I and Type II Caller ID detection are supported for many countries. Contact your local Conexant sales office for additional country support. - Blind dialing enabled/disable. - Carrier transmit level (through S91 for data and S92 for fax). The maximum, minimum, and default values can be defined to match specific country and DAA requirements. - Calling tone is generated in accordance with V.25. Calling tone may be toggled (enabled/disabled) by inclusion of a "^" character in a dial string. It may also be disabled. - Frequency and cadence of tones for busy, ringback, congested, warble, dial tone 1, and dial tone 2. - Answer tone detection period. • Blacklist parameters. The modem can operate in accordance with requirements of individual countries to prevent misuse of the network by limiting repeated calls to the same number when previous call attempts have failed. Call failure can be detected for reasons such as no dial tone, number busy, no answer, no ringback detected, voice (rather than modem) detected, and key abort (dial attempt aborted by user). Actions resulting from such failures can include specification of minimum inter-call delay, extended delay between calls, and maximum numbers of retries before the number is permanently forbidden ("blacklisted"). These country profiles may be altered or customized by modifying the country-dependent parameters. Additional profiles may also be included. There are two ways to add or modify profiles: - Incorporating additional or modified profiles into external flash ROM containing the entire modem firmware code. - Linking additional or modified profiles from an external serial EEPROM (needed only if the external flash ROM capacity is exceeded. Please contact an FAE at the local Conexant sales office if a country code customization is required. ## 2.15 Diagnostics #### 2.15.1 Commanded Tests Diagnostics are performed in response to test commands. **Analog Loopback (&T1 Command).** Data from the local DTE is sent to the modem, which loops the data back to the local DTE. **DMTF Generation (%TT0 Command).** Continuous DTMF tones are generated by the DSP and output through the DAA. **Tone Generation (%TT3 Command).** Continuous tones are generated by the DSP and output through the DAA. #### 2.15.2 Power On Reset Tests Upon power on, the modem performs tests of the modem and internal RAM. If the modem or internal RAM test fails, the TMIND# output is pulsed as follows (Figure 2-1): - Internal RAM test fails: One pulse cycle (pulse cycle = 0.5 sec. on, 0.5 sec. off) every 1.5 seconds. - Modem device test fails: Three pulse cycles every 1.5 seconds. Figure 2-1. TMIND# Test Results Pulse Cycles ## 2.16 Low Power Sleep Mode **Sleep Mode Entry.** The modem enters the low power sleep mode when no line connection exists and no host activity occurs for the period of time specified in the S24 register. All modem circuits are turned off except the internal clock circuitry in order to consume reduced power while being able to immediately wake up and resume normal operation. **Wake-up.** Wake-up occurs when a ring is detected on the telephone line, the host writes to the modem (parallel interface), or the DTE sends a character to the modem (serial interface). ## 3. Hardware Interface ## 3.1 CX06833 Hardware Pins and Signals ## 3.1.1 CX06833 Interface Signals CX06833 hardware interface signals for parallel interface are shown by major interface in Figure 3-1, are shown by pin number in Figure 3-2, and are listed by pin number in Table 3-1. CX06833 hardware interface signals for serial interface are shown by major interface in Figure 3-3, are shown by pin number in Figure 3-4, and are listed by pin number in Table 3-2. The CX06833 hardware interface signals are defined in Table 3-3. CX06833 I/O types are defined in Table 3-4. CX06833 DC electrical characteristics are listed in Table 3-5. Figure 3-1. CX06833 Hardware Signals for Parallel Interface (PARIF = High) 102228\_003 Figure 3-2. CX06833 144-Pin TQFP Pin Signals for Parallel Interface (PARIF = High) Table 3-1. CX06833 144-Pin TQFP Pin Signals for Parallel Interface (PARIF = High) | Pin | Signal Label | I/O | Interface | Pin | Signal Label | I/O | Interface | |-----|---------------------|-----|-------------------------------------------------------|-----|---------------------|-----|-------------------------------| | 1 | DVDD | P | +3.3V | 73 | D4 | 1/0 | EB: D4 | | 2 | CNTLSIN | ı | CX06833: SR1IO | 74 | D5 | I/O | EB: D5 | | 3 | MCLKIN | ı | CX06833: MCLKOUT through 33 Ω | 75 | D6 | I/O | EB: D6 | | 4 | TXSIN | i | CX06833: SR4OUT | 76 | D7 | I/O | EB: D7 | | 5 | SCLK | 0 | CX06833: IA1CLK through 33 $\Omega$ | 77 | A00 | 0 | EB: A00 | | 6 | RXOUT | 0 | CX06833: SR4IN | 78 | A01 | 0 | EB: A01 | | 7 | STROBE | 0 | CX06833:SA1CLK through 33 Ω | 79 | A02 | 0 | EB: A02 | | 8 | M_RELAY_A | 0 | NC | 80 | A03 | 0 | EB: A03 | | 9 | AGND | G | AGND | 81 | A04 | 0 | EB: A04 | | 10 | DVDD | Р | +3.3V | 82 | A05 | 0 | EB: A05 | | 11 | DVSS | G | GND | 83 | A06 | 0 | EB: A06 | | 12 | M_ACT_90 | Ĭ | NC | 84 | VDD | P | +3.3V | | 13 | DLPBK BAR | 1 | NC | 85 | A07 | 0 | EB: A07 | | 14 | SLEEP_IN | i | CX06833: IASLEEP | 86 | A08 | 0 | EB: A08 | | 15 | AGND | G | AGND | 87 | A09 | 0 | EB: A09 | | 16 | PARIF (MK0) | ı | NC (Parallel Host) | 88 | PLLVDD | Р | +3.3V and to GND through 1 μF | | 17 | HA0 (PD0) | ı | HB: HA0 | 89 | PLLGND | G | GND | | 18 | HA1 (PD1) | i | HB: HA1 | 90 | A10 | 0 | EB: A10 | | 19 | HA2 (PD2) | i | HB: HA2 | 91 | VDDCORE | Р | Filter capacitors to GND | | 20 | PD3 | i | +3.3V through 47 K | 92 | A11 | 0 | EB: A11 | | 21 | HCS# (PD4) | i | HB: CS# | 93 | A12 | 0 | EB: A12 | | 22 | HWT# (PD5) | i | HB: WT# | 94 | A13 | 0 | EB: A13 | | 23 | HRD# (PD6) | i | HB: RD# | 95 | A14 | 0 | EB: A14 | | 24 | OH# (PE0) | 0 | DAA: Off-Hook Relay Circuit | 96 | A15 | 0 | EB: A15 | | 25 | VOICE# (PE1) | 0 | DAA: Voice Relay Circuit (Optional) | 97 | SR2CLK<br>(P_PGP05) | ı | VC: M_SCK | | 26 | MUTE# (PE2) | 0 | DAA: Mute Circuit (Optional) | 98 | RESERVED | I/O | NC | | 27 | NVMDATA (PE3) | I/O | EEPROM: SDA | 99 | RESERVED | 0 | NC | | 28 | LCS (PE4) | 1 | DAA: Line Current Sense Circuit | 100 | RESERVED | 0 | NC | | 29 | VDDCORE | Р | Filter capacitors to GND | 101 | RESERVED | 0 | NC | | 30 | PE5 | 1 | +3.3V through 47 K | 102 | A16 (PB0) | 0 | EB: A16 | | 31 | PE6 | I/O | NC | 103 | VDD | Р | +3.3V | | 32 | EXTOH# (PE7) | Ι | DAA: Extension Pickup Circuit (Optional) | 104 | PB1 | I/O | NC | | 33 | RING (PA0) | 1 | DAA: Ring Detect Circuit | 105 | ROMSEL# (PB2) | 0 | EB: ROM CE# | | 34 | PA1 | I/O | NC | 106 | GND | G | GND | | 35 | PA2 | I/O | NC | 107 | RAMSEL# (PB3) | 0 | EB: RAM CS# | | 36 | PA3 | I/O | NC | 108 | A17 (PB4) | 0 | EB: A17 | | 37 | PA4 | I/O | NC | 109 | A18 (PB5) | 0 | EB: A18 | | 38 | PA5 | I/O | NC | 110 | PB6 | I/O | NC | | 39 | PA6 | I/O | NC | 111 | VDD | Р | +3.3V | | 40 | NVMCLK (PA7) | 0 | EEPROM: SCL | 112 | HINT (PB7) | 0 | HB: HINT | | 41 | RES1# | 1 | HB: RESET# | 113 | TESTP | I | NC | | 42 | SR3OUT | 0 | VC: M_TXSIN | 114 | DV1TP | I | Clock Select | | 43 | SR3IN (P_PX01) | 1 | VC: M_RXOUT | 115 | CLKIN | I | NC | | 44 | MCLKOUT<br>(P_PB00) | 0 | Through 33 $\Omega$ to CX06833:MCLKIN and VC: M_CLKIN | 116 | XTLI | I | Crystal Circuit | | 45 | SA2CLK<br>(P_PX05) | ı | VC: M_STROBE | 117 | XTLO | 0 | Crystal Circuit | | 46 | GND | G | GND | 118 | VDD | Р | +3.3V | | 47 | SR2IO (P_PX06) | 0 | VC: M_CNTRLSIN | 119 | NMIP | I | +3.3V | | 48 | VDD | Р | +3.3V | 120 | WT# | 0 | EB: WRITE# | | 49 | SR4OUT<br>(P_PX00) | 0 | CX06833: TXSIN | 121 | RD# | 0 | EB: READ# | | 50 | SA1CLK<br>(P_PX02) | I | CX06833: STROBE through 33 $\Omega$ | 122 | PHS2 | 0 | NC | Table 3-1. CX06833 144-Pin TQFP Pin Signals for Parallel Interface (PARIF = High) (Continued) | Pin | Signal Label | I/O | Interface | Pin | Signal Label | I/O | Interface | |-----|---------------------|-----|----------------------------|-----|--------------|-----|------------------------| | 51 | IA1CLK<br>(P_PX03) | I | CX06833: SCLK through 33 Ω | 123 | HD0 (PC0) | I/O | HB: HD0 | | 52 | SR4IN | 1 | CX06833: RXOUT | 124 | HD1 (PC1) | I/O | HB: HD1 | | 53 | PD7 | I/O | NC | 125 | VDD | Р | +3.3V | | 54 | NOXYCK | I | GND | 126 | HD2 (PC2) | I/O | HB: HD2 | | 55 | XXCLK | 0 | NC | 127 | HD3 (PC3) | I/O | HB: HD3 | | 56 | IASLEEP<br>(P_PF05) | 0 | VC: SLEEP | 128 | HD4 (PC4) | I/O | HB: HD4 | | 57 | P_PA07 | 0 | NC | 129 | GND | G | GND | | 58 | P_GP01 | I | NC | 130 | HD5 (PC5) | I/O | HB: HD5 | | 59 | VDDCORE | Р | Filter capacitors to GND | 131 | VDD | Р | +3.3V | | 60 | P_PA03 | 0 | NC | 132 | HD6 (PC6) | I/O | HB: HD6 | | 61 | P_PA00 | I/O | NC | 133 | HD7 (PC7) | I/O | HB: HD7 | | 62 | SR1IO<br>(P_PX07) | 0 | CX06833: CNTLSIN | 134 | AGND | G | AGND | | 63 | LPO | 1 | +3.3V through 240K | 135 | AVDD | Р | +3.3VA (Filtered) | | 64 | VDD | Р | +3.3V | 136 | ASPKR | 0 | Al: Speaker Circuit | | 65 | BD2CLK | 0 | NC | 137 | LINE_OUT_P | 0 | DAA: TXAP | | 66 | VGG | R | +5V or +3.3V | 138 | LINE_OUT_M | 0 | DAA: TXAM | | 67 | CLKOUT | 0 | NC | 139 | VREF | R | AGND through C circuit | | 68 | D0 | I/O | EB: D0 | 140 | VC | R | AGND through C circuit | | 69 | D1 | I/O | EB: D1 | 141 | MIC_IN | I | DAA: RXA | | 70 | D2 | I/O | EB: D2 | 142 | RES2# | I | HB: RESET# | | 71 | GND | G | GND | 143 | LINE_IN | I | NC | | 72 | D3 | I/O | EB: D3 | 144 | MIC_BIAS | 0 | NC | Figure 3-3. CX06833 Hardware Signals for Serial Interface (PARIF = Low) Figure 3-4. CX06833 144-Pin TQFP Pin Signals for Serial Interface (PARIF = Low) Table 3-2. CX06833 144-Pin TQFP Pin Signals for Serial Interface (PARIF = Low) | Pin | Signal Label | I/O | Interface | Pin | Signal Label | I/O | Interface | |-----|---------------------|----------|------------------------------------------------|-----|---------------------|----------|-------------------------------| | 1 | DVDD | Р | +3.3V | 73 | D4 | I/O | EB: D4 | | 2 | CNTLSIN | i | CX06833: SR1IO | 74 | D5 | I/O | EB: D5 | | 3 | MCLKIN | 1 | CX06833: MCLKOUT through 33 Ω | 75 | D6 | I/O | EB: D6 | | 4 | TXSIN | ı | CX06833: SR4OUT | 76 | D7 | I/O | EB: D7 | | 5 | SCLK | 0 | CX06833: IA1CLK through 33 Ω | 77 | A00 | 0 | EB: A00 | | 6 | RXOUT | 0 | CX06833: SR4IN | 78 | A01 | 0 | EB: A01 | | 7 | STROBE | 0 | CX06833:SA1CLK through 33 Ω | 79 | A02 | 0 | EB: A02 | | 8 | M_RELAY_A | 0 | NC | 80 | A03 | 0 | EB: A03 | | 9 | AGND | G | AGND | 81 | A04 | 0 | EB: A04 | | 10 | DVDD | Р | +3.3V | 82 | A05 | 0 | EB: A05 | | 11 | DVSS | G | GND | 83 | A06 | 0 | EB: A06 | | 12 | M ACT 90 | ı | NC NC | 84 | VDD | Р | +3.3V | | 13 | DLPBK BAR | i | NC | 85 | A07 | 0 | EB: A07 | | 14 | SLEEP_IN | 1 | CX06833: IASLEEP | 86 | A08 | 0 | EB: A08 | | 15 | AGND | G | AGND | 87 | A09 | 0 | EB: A09 | | 16 | PARIF (MK0) | | GND (Serial DTE) | 88 | PLLVDD | P | | | - | , , | 1 | , | | | | +3.3V and to GND through 1 μF | | 17 | DTRIND# (PD0) | 0 | LED: DTRIND# | 89 | PLLGND | G | GND<br>FR: A40 | | 18 | PD1 | 1/0 | NC | 90 | A10 | 0 | EB: A10 | | 19 | PD2 | I/O | NC | 91 | VDDCORE | Р | Filter capacitors to GND | | 20 | PD3 | 1 | +3.3V through 47 K | 92 | A11 | 0 | EB: A11 | | 21 | DTR# (PD4) | 1 | DTE: DTR# | 93 | A12 | 0 | EB: A12 | | 22 | PD5 | I/O | NC | 94 | A13 | 0 | EB: A13 | | 23 | RTS# (PD6) | I | DTE: RTS# | 95 | A14 | 0 | EB: A14 | | 24 | OH# (PE0) | 0 | DAA: Off-Hook Relay Circuit | 96 | A15 | 0 | EB: A15 | | 25 | VOICE# (PE1) | 0 | DAA: Voice Relay Circuit (Optional) | 97 | SR2CLK<br>(P_PGP05) | I | VC: M_SCK | | 26 | MUTE# (PE2) | 0 | DAA: Mute Circuit (Optional) | 98 | RESERVED | I/O | NC | | 27 | NVMDATA (PE3) | I/O | EEPROM: SDA | 99 | RESERVED | 0 | NC | | 28 | LCS (PE4) | 1 | DAA: Line Current Sense Circuit | 100 | RESERVED | 0 | NC | | 29 | VDDCORE | Р | Filter capacitors to GND | 101 | RESERVED | 0 | NC | | 30 | PE5 | Ι | +3.3V through 47 K | 102 | A16 (PB0) | 0 | EB: A16 | | 31 | PE6 | I/O | NC | 103 | VDD | Р | +3.3V | | 32 | EXTOH# (PE7) | I | DAA: Extension Pickup Circuit (Optional) | 104 | PB1 | I/O | NC | | 33 | RING (PA0) | I | DAA: Ring Detect Circuit | 105 | ROMSEL#<br>(PB2) | 0 | EB: ROM CE# | | 34 | PA1 | I/O | NC | 106 | GND | G | GND | | 35 | TXD# (PA2) | I | DTE: TXD# | 107 | RAMSEL#<br>(PB3) | 0 | EB: RAM CS# | | 36 | PA3 | I/O | NC | 108 | A17 (PB4) | 0 | EB: A17 | | 37 | PA4 | I/O | NC | 109 | A18 (PB5) | 0 | EB: A18 | | 38 | PA5 | I/O | NC | 110 | PB6 | I/O | NC | | 39 | RXD# (PA6) | 0 | DTE: RXD# | 111 | VDD | Р | +3.3V | | 40 | NVMCLK (PA7) | 0 | EEPROM: SCL | 112 | PB7 | 0 | NC | | 41 | RES1# | ı | Reset Circuit | 113 | TESTP | 1 | NC | | 42 | SR3OUT | 0 | VC: M TXSIN | 114 | DV1TP | ı | Clock Select | | 43 | SR3IN (P PX01) | ı | VC: M RXOUT | 115 | CLKIN | i | NC | | 44 | MCLKOUT<br>(P_PB00) | 0 | Through 33 Ω to CX06833:MCLKIN and VC: M CLKIN | 116 | XTLI | I | Crystal Circuit | | 45 | SA2CLK<br>(P_PX05) | I | VC: M_STROBE | 117 | XTLO | 0 | Crystal Circuit | | 46 | GND | G | GND | 118 | VDD | Р | +3.3V | | 47 | SR2IO (P PX06) | 0 | VC: M CNTRLSIN | 119 | NMIP | i | +3.3V | | 48 | VDD | P | +3.3V | 120 | WT# | 0 | EB: WRITE# | | 49 | SR4OUT<br>(P_PX00) | 0 | CX06833: TXSIN | 121 | RD# | 0 | EB: READ# | | 50 | SA1CLK | 1 | CX06833: STROBE through 33 Ω | 122 | PHS2 | 0 | NC | | 30 | (P_PX02) | <u> </u> | ONOUGOS. STROBE IIIOUGII 33 12 | 122 | 11102 | <u> </u> | | Table 3-2. CX06833 144-Pin TQFP Pin Signals for Serial Interface (PARIF = Low) (Continued) | Pin | Signal Label | I/O | Interface | Pin | Signal Label | I/O | Interface | |-----|---------------------|-----|----------------------------|-----|--------------|-----|------------------------| | 51 | IA1CLK (P_PX03) | 1 | CX06833: SCLK through 33 Ω | 123 | DSR# (PC0) | 0 | DTE: DSR# | | 52 | SR4IN | ı | CX06833: RXOUT | 124 | CTS# (PC1) | 0 | DTE: CTS# | | 53 | PD7 | I/O | NC | 125 | VDD | Р | +3.3V | | 54 | NOXYCK | ı | GND | 126 | RLSD# (PC2) | 0 | DTE: RLSD# | | 55 | XXCLK | 0 | NC | 127 | PC3 | I/O | +3.3V through 47 K | | 56 | IASLEEP<br>(P_PF05) | 0 | VC: SLEEP | 128 | AAIND# (PC4) | 0 | LED: AAIND# | | 57 | RDCLK#<br>(P_PA07) | 0 | DTE: RDCLK# | 129 | GND | G | GND | | 58 | XTCLK#<br>(P_GP01) | I | DTE: XTCLK# | 130 | RI# (PC5) | 0 | DTE: RI# | | 59 | VDDCORE | Р | Filter capacitors to GND | 131 | VDD | Р | +3.3V | | 60 | TDCLK#<br>(P_PA03) | 0 | DTE: TDCLK# | 132 | PC6 | I/O | NC | | 61 | P_PA00 | I/O | NC | 133 | PC7 | I/O | +3.3V through 47 K | | 62 | SR1IO (P_PX07) | 0 | CX06833: CNTLSIN | 134 | AGND | G | AGND | | 63 | LPO | _ | +3.3V through 240K | 135 | AVDD | Р | +3.3VA (Filtered) | | 64 | VDD | Р | +3.3V | 136 | ASPKR | 0 | Al: Speaker Circuit | | 65 | BD2CLK | 0 | NC | 137 | LINE_OUT_P | 0 | DAA: TXAP | | 66 | VGG | R | +5V or +3.3V | 138 | LINE_OUT_M | 0 | DAA: TXAM | | 67 | CLKOUT | 0 | NC | 139 | VREF | R | AGND through C circuit | | 68 | D0 | I/O | EB: D0 | 140 | VC | R | AGND through C circuit | | 69 | D1 | I/O | EB: D1 | 141 | MIC_IN | 1 | DAA: RXA | | 70 | D2 | I/O | EB: D2 | 142 | RES2# | ı | | | 71 | GND | G | GND | 143 | LINE_IN | I | NC | | 72 | D3 | I/O | EB: D3 | 144 | MIC_BIAS | 0 | NC | Table 3-3. CX06833 Pin Signal Definitions | Label | Pin | I/O | I/O Type | Signal Name/Description | | | | | | |-----------------------|----------------------------------------------|-----------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | COMMON TO PARALLEL HO | | ARALLEL H | OST AND SERIAL DTE INTERFACE CONFIGURATIONS | | | | | | | | System | | | | | | | | | | | XTLI,<br>XTLO | 116,<br>117 | I,<br>O | lx,<br>Ox | Crystal In and Crystal Out. If an external 28.224 MHz crystal circuit is used instead of an external clock circuit, connect XTLI and XTLO to the external crystal circuit and leave CLKIN open. | | | | | | | CLKIN | 115 | I | It | Clock In. If an external 28.224 MHz clock circuit is used instead of an external crystal circuit, connect CLKIN to the clock output and leave XTLI and XTLO open. | | | | | | | CLKOUT | 67 | 0 | It/Ot2 | Clock Out. 28.224 MHz output clock. Leave open. | | | | | | | DV1TP | 114 | I | Itpu | Clock Input Select. This input is used to choose the clock input. Connect to +3.3V or leave open to select XTLI as the clock input. Connect to GND to select CLKIN as the clock input. | | | | | | | NOXYCK | 54 | | | | | | | | | | PARIF | 16 | I | Itpu | Parallel/Serial Interface Select. PARIF input high (open) selects parallel host interface operation. PARIF low (GND) selects serial DTE interface operation. | | | | | | | NMI# | 119 | ı | Ithpu | Non-Maskable Interrupt. Not used. Connect to +3.3V. | | | | | | | RES1#<br>RES2# | 41<br>142 | I | It | <b>Reset.</b> The active low RES1# and RES2# input resets the CX06833 logic, and restores the saved configuration from serial EEPROM or returns the modem to the factory default values if EEPROM is not present. | | | | | | | | | | | RESET# low holds the modem in the reset state; RESET# going high releases the modem from the reset state. After application of VDD, RESET# must be held low for at least 15 ms after the VDD power reaches operating range. The modem device set is ready to use 25 ms after the low-to-high transition of RESET#. | | | | | | | | | | | For parallel Interface, connect RESET# input to the host bus RESET line through an inverter. | | | | | | | | | | | For serial Interface, connect RESET# input to a reset switch circuit. Power and Ground | | | | | | | VGG | 66 | Р | PWRG | I/O Signaling Voltage Source. Connect to +5V or +3.3V. | | | | | | | VDD | 48, 64,<br>84, 103,<br>111, 118,<br>125, 131 | P | PWR | Digital Supply Voltage for Digital Circuits. Connect to +3.3V. | | | | | | | DVDD | 1, 10 | Р | PWR | Digital Supply Voltage for Analog Circuits. Connect to +3.3V | | | | | | | AVDD | 135 | Р | PWR | Analog Supply Voltage for Analog Circuits. Connect to analog power. | | | | | | | VSS | 46, 71,<br>106, 129 | G | GND | Digital Ground for Digital Circuits. Connect to digital ground. | | | | | | | DVSS | 11 | G | GND | Digital Ground for Analog Circuits. Connect to digital ground. | | | | | | | AGND | 9, 15,<br>134 | G | AGND | Analog Ground for Analog Circuits. Connect to analog ground. | | | | | | | VDDCORE | 29, 59,<br>91 | Р | PWR | <b>Core Voltage.</b> +1.8V internally generated by a voltage regulator connected to the VDD input pins. VDDCORE is routed externally for decoupling to GND though capacitors. | | | | | | | PLLVDD | 88 | Р | PWR | Supply Voltage for PLL Circuit. Connect to +3.3V and to analog ground through 0.1 $\mu$ F. | | | | | | | PLLGND | 89 | G | GND | Digital Ground for PLL Circuit. Connect to digital ground. | | | | | | | | | 1 | Seria | al EEPROM (EEPROM) Interface | | | | | | | NVMCLK (PA7) | 40 | 0 | It/Ot2 | <b>EEPROM Clock.</b> NVMCLK output high enables the EEPROM. Connect to the EEPROM SCL pin. | | | | | | | NVMDATA<br>(PE3) | 27 | I/O | It/Ot2 | <b>EEPROM Data.</b> NVMDATA supplies serial data to and from the EEPROM. Connect to the EEPROM SDA pin and to +3.3V through 10 $K\Omega$ . | | | | | | Table 3-3. CX06833 Pin Signal Definitions (Continued) | Label | Pin | I/O | I/O Type | Signal Name/Description | |-------------------------|-----------------|----------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------| | 2000. | | 1 | | External Bus Interface | | A00-A06, | 77-83. | Ο, | It/Ot8, | Address Lines 0-18. A0-A18 are the address output lines used to access | | A07-A09, | 85-87, | O,<br>O, | It/Ot8, | external memory; up to 4 Mbits (512k bytes) flash ROM using A0-A18 and up | | A10 | 90, | O, | It/Ot2, | to 1 Mbit (128k bytes) RAM using A0-A16. | | A11-A15, | 92-96, | O, | It/Ot2, | to 1 Mbit (120k bytes) INAM dailing AO-A To. | | A16 (PB0), | 102, | O, | It/Ot2, | | | A17 (PB4), | 102, | O, | It/Ot2, | | | A18 (PB5) | 100, | O, | It/Ot2 | | | ` ' | | _ | | Betaline 0.7 DO D7 are hidirectional external example to date lines | | D0-D2,<br>D3-D7 | 68-70,<br>72-76 | I/O | Ith/Ot2 | <b>Data Line 0-7.</b> D0-D7 are bidirectional external memory bus data lines. | | | | _ | | | | READ# | 121 | 0 | It/Ot2 | Read Enable. READ# output low enables data transfer from the selected | | | | | | device to the D0-D7 lines. | | WRITE# | 120 | 0 | It/Ot2 | Write Enable. WRITE# output low enables data transfer from the D0-D7 | | | | | | lines to the selected device. | | RAMSEL# PB3) | 107 | 0 | lt/Ot2 | RAM Select. RAMSEL# output low selects the external RAM. | | ROMSEL# (PB2) | 105 | 0 | Ot2 | ROM Select. ROMSEL# output low selects the external flash ROM. | | rtomozzn (r bz) | | | | one/Audio Interface Signals and Reference Voltage | | O11# (DE0) | | | - | T | | OH# (PE0) | 24 | 0 | It/Ot2 | Off-Hook Relay Control. The active low output can be used to control the | | | | | | normally open off-hook relay. | | VOICE# (PE1) | 25 | 0 | It/Ot2 | Voice Relay Control. The active low VOICE# output can optionally be used | | | | | | to switch the handset from the telephone line to the voice codec interface to | | | | | | be used as a microphone and speaker. Leave open if not used. | | MUTE# (PE2) | 26 | 0 | It/Ot2 | Mute Relay Control. The active low MUTE# output can optionally be used to | | - ( ) | | | | used to control the normally open mute relay. Leave open if not used. | | LCS (PE4) | 28 | T <sub>I</sub> | It/Ot2 | Loop Current Sense. LCS is an active high input that indicates a handset | | LOS (1 L <del>4</del> ) | 20 | ' | 10012 | off-hook status. | | EVTOL# (DE7) | 00 | +, | 14/040 | | | EXTOH# (PE7) | 32 | 1 | It/Ot2 | <b>Extension Off-Hook.</b> Active low input optionally used to indicate when the | | | | | | telephone handset connected to the modem goes off-hook state. Connect to | | | | | | +3.3V through 47K $\Omega$ if not used. | | RING (PA0) | 33 | 1 | It/Ot2 | Ring Frequency. A rising edge on the RING input initiates an internal ring | | | | | | frequency measurement. The RING input from an external ring detect circuit | | | | | | is monitored to determine when to wake up from sleep or stop mode. The | | | | | | RING input is typically connected to the output of an optoisolator or | | | | | | equivalent. The idle state (no ringing) output of the ring detect circuit should | | | | | | be low. | | LINE_OUT_P, | 137, | Ο, | O(DF) | Transmit Analog 1 and 2. The LINE_OUT_P and LINE_OUT_M outputs are | | LINE_OUT_M | 138 | 0 | | differential outputs 180 degrees out of phase with each other. Each output | | | | | | can drive a 300 $\Omega$ load. Connect LINE OUT P and LINE OUT M to the | | | | | | DAA telephone line interface transmit circuit. | | MIC_IN | 141 | T <sub>1</sub> | I(DA) | Receive Analog. MIC_IN is a single-ended input from the telephone line | | | ' ' ' | 1. | (5/1) | interface or an optional external hybrid circuit with 70K $\Omega$ input impedance. | | | | | | Connect MIC IN to the DAA telephone line interface receive circuit. | | VDEE | 120 | R | REF | - : | | VREF | 139 | K | KEF | High Voltage Reference. Connect to AGND through 10 μF (polarized, + terminal to VREF) and 0.1 μF (ceramic) in parallel. Ensure a very close | | | | | | proximity between these capacitors and VREF pin. Use a short path and a | | | | | | wide trace to AGND pin. | | 1/0 | 440 | + | DEE | | | VC | 140 | R | REF | Low Voltage Reference. Connect to AGND through 10 μF (polarized, | | | | | | + terminal to VC) and 0.1 μF (ceramic) in parallel. Ensure a very close | | | | | | proximity between these capacitors and VC pin. Use a short path and a wide | | | | | | trace to AGND pin. | Table 3-3. CX06833 Pin Signal Definitions (Continued) | Label | Pin | I/O | I/O Type | Signal Name/Description | |----------------------|-----------|---------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Telephone | Line/To | elephone/Au | dio Interface Signals and Reference Voltage (Continued) | | ASPKR | 136 | 0 | O(DF) | Speaker Analog Output. The ASPKR analog output can originate from one of five different sources: RIN, TELIN, MICM or MICV or from the MDP's internal voice playback mode. The ASPKR on/off and three levels of attenuation are controlled by bits in DSP RAM. When the speaker is turned off, the ASPKR output is clamped to the voltage at the VC pin. The ASPKR output can drive an impedance as low as 300 $\Omega$ . In a typical application, the ASPKR output is an input to an external LM386 audio power amplifier. | | LINE_IN | 143 | ı | I(DA) | Not Used. Leave open. | | MIC_BIAS | 144 | 0 | Oa | Not Used. Leave open. | | M_RELAYA | 8 | 0 | Ot | Not Used. Leave open. | | M_ACT90 | 12 | I | Itpu | Not Used. Leave open. | | DLPBK_BAR | 13 | 1 | It | Not Used. Leave open. | | | | CX | 06833 Interc | onnect and Optional CX20437 VC Interface | | SLEEP_IN | 14 | I | Itpd | Modem Codec Sleep In. Connect to CX06833: IASLEEP pin. | | MCLKIN | 3 | I | lpd | <b>Modem Codec Serial Clock In</b> . Connect to CX06833: MCLKOUT pin through 33 $\Omega$ . | | CNTLSIN | 2 | I | Itpd | Modem Codec Serial Control In. Connect to CX06833: SR1IO pin. | | RXOUT | 6 | 0 | Ot2 | Modem Codec Serial Receive Data Out. Connect to CX06833: SR4IN pin. | | TXSIN | 4 | I | Itpd | Modem Codec Serial Transmit Data In. Connect to CX06833: SR4OUT pin. | | STROBE | 7 | 0 | Ot2 | <b>Modem Codec Serial Frame Sync Out.</b> Connect to CX06833: SA1CLK pin through 33 $\Omega$ . | | SCLK | 5 | 0 | Ot2 | <b>Modem Codec Serial Clock Out.</b> Connect to CX06833: IA1CLK pin through 33 $\Omega$ . | | IA1CLK<br>(P_PX03) | 51 | I | Itpu/Ot2 | <b>DSP Modem Serial Clock In</b> . Connect to CX06833: SCLK pin through 33 $\Omega$ . | | SA1CLK<br>(P_PX02) | 50 | I | Itpu/Ot2 | <b>DSP Modem Serial Frame Sync In.</b> Connect to CX06833: STROBE pin through 33 $\Omega$ . | | SR4OUT<br>(P_PX00) | 49 | 0 | Itk/Ot2 | DSP Modem Serial Transmit Data Out. Connect to CX06833: TXSIN pin. | | SR4IN | 52 | I | Itk/Ot2 | DSP Modem Serial Receive Data In. Connect to CX06833: RXOUT pin. | | SR1IO<br>(P_PX07) | 62 | 0 | Itk/Ot2 | DSP Modem Serial Control Out. Connect to CX06833: CNTLSIN pin. | | IASLEEP<br>(P_PF05) | 56 | 0 | Ot2 | DSP Sleep Out. Connect to CX06833: SLEEP_IN pin and to VC SLEEP pin. | | M_CLKOUT<br>(P_PB00) | 44 | 0 | It/Ot2 | <b>DSP Master Serial Clock Out</b> . Connect through 33 $\Omega$ to CX06833: MCLKIN pin and to VC M_CLKIN pin. | | SR2CLK<br>(P_PGP05) | 97 | I | Itpu/Ot2 | <b>DSP Voice Serial Clock In.</b> Connect to VC M_SCK pin. Leave open if VC is not installed. | | SA2CLK<br>(P_PX05) | 45 | I | Itpu/Ot2 | <b>DSP Voice Serial Frame Sync In.</b> Connect to VC M_STROBE pin. Leave open if VC is not installed. | | SR3OUT | 42 | 0 | Ot2 | <b>DSP Voice Serial Transmit Data Out.</b> Connect to VC M_TXSIN pin. Leave open if VC is not installed. | | SR3IN<br>(P_PX01) | 43 | I | Itk/Ot2 | <b>DSP Voice Serial Receive Data In.</b> Connect to VC M_RXOUT pin. Leave open if VC is not installed. | | SR2IO<br>(P_PX06) | 47 | 0 | It/Ot2 | DSP Voice Serial Control Out. Connect to VC M_CNTRLSIN pin. Leave open if VC is not installed. | Table 3-3. CX06833 Pin Signal Definitions (Continued) | Label | Pin | I/O | I/O Type | Signal Name/Description | | | | | | |-------------------------|---------------------------------|------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | <u> </u> | | Not Used | - Connect to +3.3V through Resistor | | | | | | | LPO | 63 | I | I/O | <b>Low Power Oscillator.</b> Not used. Connect to +3.3V through 240 K $\Omega$ . | | | | | | | PC3 | 127 | I | Ith/Ot2 | <b>Port PC3.</b> Not used. Connect to +3.3V through 47K $\Omega$ . | | | | | | | PC7 | 133 | I | Ith/Ot2 | Port PC7. Not used. Connect to +3.3V through 47K Ω. | | | | | | | PD3 | 20 | I | Ith/Ot2 | Port PD7. Not used. Connect to +3.3V through 47K Ω. | | | | | | | PE5 | 30 | I | Ith/Ot2 | Port PE5. Not used. Connect to +3.3V through 47K Ω. | | | | | | | | | PARA | LEL HOST | BUS CONFIGURATION ONLY (PARIF = HIGH) | | | | | | | Parallel Host Interface | | | | | | | | | | | HCS# (PD4) | 21 | I | It | Host Bus Chip Select. HCS# input low enables the MCU host bus interface. | | | | | | | HRD# (PD6) | 23 | I | Ithpu | Host Bus Read. HRD# is an active low, read control input. When HCS# is low, HRD# low allows the host to read status information or data from a selected MCU register. | | | | | | | HWT# (PD5) | 22 | I | Ithpu | Host Bus Write. HWT# is an active low, write control input. When HCS# is low, HWT# low allows the host to write data or control words into a selected MCU register. | | | | | | | HINT (PB7) | 112 | 0 | It/Ot8 | Host Bus Interrupt. HINT output is set high when the receiver error flag, received data available, transmitter holding register empty, or modem status interrupt is asserted. HINT is reset low upon the appropriate interrupt service or master reset operation. | | | | | | | HA0-HA2<br>(PD0-PD2) | 17-19 | I | Ithpd/Ot2 | Host Bus Address Lines 0-2. During a host read or write operation with HCS# low, HA0-HA2 select an internal MCU 16550A-compatible register. | | | | | | | HD0-HD7<br>(PC0-PC7) | 123-124,<br>126-128,<br>130-133 | I/O | Ith/Ot8 | Host Bus Data Lines 0-7. HD0-HD7 are three-state input/output lines providing bidirectional communication between the host and the MCU. Data, control words, and status information are transferred over HD0-HD7. | | | | | | | | | | Not Used (In | n Parallel Host Interface Configuration) | | | | | | | BD2CLK | 65 | 0 | Itpu/Ot2 | Not Used. Leave open. | | | | | | | DV1TP | 114 | Ι | Itpu | Not Used. Leave open. | | | | | | | PHS2 | 122 | 0 | Ot2 | Not Used. Leave open. | | | | | | | TESTP | 113 | I | Itpu | Not Used. Leave open. | | | | | | | XXCLK | 55 | 0 | It/Ot2 | Not Used. Leave open. | | | | | | | P_GP01 | 58 | I | It | Port P_GP01. Leave open. | | | | | | | P_PA00 | 61 | I/O | Itpu/Ot2 | Port P_PA00. Leave open. | | | | | | | P_PA03 | 60 | 0 | Ot2 | Port P_PA03. Leave open. | | | | | | | P_PA07 | 57 | 0 | Ot2 | Port P_PA07. Leave open. | | | | | | | PA1 | 34 | I/O | It/Ot2 | Port PA1. Leave open. | | | | | | | PA2 | 35 | I/O | It/Ot2 | Port PA2. Leave open. | | | | | | | PA3 | 36 | I/O | Itpu/Ot2 | Port PA3. Leave open. | | | | | | | PA4 | 37 | I/O | Itpu/Ot2 | Port PA4. Leave open. | | | | | | | PA5 | 38 | I/O | lt/Ot2 | Port PA5. Leave open. | | | | | | | PA6 | 39 | I/O | It/Ot2 | Port PA6. Leave open. | | | | | | | PB1 | 104 | I/O | lt/Ot2 | Port PB1. Leave open. | | | | | | | PB6 | 110 | I/O | It/Ot2 | Port PB6. Leave open. | | | | | | | PD7 | 53 | I/O | lt/Ot2 | Port PD7. Leave open. | | | | | | | PE6 | 31 | I/O | lt/Ot2 | Port PE6. Leave open. | | | | | | | RESERVED | 98-101 | | | Reserved. Connected to internal circuitry. Leave open. | | | | | | Table 3-3. CX06833 Pin Signal Definitions (Continued) | Label | Pin | I/O | I/O Type | Signal Name/Description | | | |--------------------|-----|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SERIAL DTE INTERF | | | | FACE CONFIGURATION ONLY (PARIF = LOW) | | | | | | | V.24 (E | EIA/TIA-232-E) DTE Serial Interface | | | | XTCLK#<br>(P_GP01) | 58 | I | lt/Ot2 | <b>External Data Clock.</b> Synchronous External Transmit Data Clock input in synchronous modes. Leave open if not used. | | | | RDCLK#<br>(P_PA07) | 57 | 0 | Itpu/Ot2 | Receive Data Clock. Synchronous Receive Data Clock output in synchronous modes. The RDCLK frequency is the data rate (±0.01%) with a duty cycle of 50±1%. Leave open if not used. | | | | TDCLK#<br>(P_PA03) | 60 | 0 | Itpu/Ot2 | Transmit Data Clock. Synchronous Transmit Data Clock output in synchronous modes. The TDCLK# frequency is the data rate (±0.01%) with a duty cycle of 50±1%. Leave open if not used. | | | | TXD# (PA2) | 35 | I | It/Ot2 | <b>Transmitted Data (EIA BA/ITU-T CT103).</b> The DTE uses the TXD# line to send data to the modem for transmission over the telephone line or to transmit commands to the modem. | | | | RXD# (PA6) | 39 | 0 | It/Ot2 | Received Data (EIA BB/ITU-T CT104). The modem uses the RXD# line to send data received from the telephone line to the DTE and to send modem responses to the DTE. During command mode, RXD# data represents the modem responses to the DTE. | | | | CTS# (PC1) | 124 | 0 | Ith/Ot8 | Clear To Send (EIA CB/ITU-T CT106). CTS# output ON (low) indicates that the modem is ready to accept data from the DTE. In asynchronous operation, in error correction or normal mode, CTS# is always ON (low) unless RTS/CTS flow control is selected by the &Kn command. | | | | | | | | In synchronous operation, the modem also holds CTS# ON during asynchronous command state. The modem turns CTS# OFF immediately upon going off-hook and holds CTS# OFF until both DSR# and RLSD# are ON and the modem is ready to transmit and receive synchronous data. The modem can also be commanded by the &Rn command to turn CTS# ON in response to an RTS# OFF-to-ON transition. | | | | DSR# (PC0) | 123 | 0 | Ith/Ot8 | Data Set Ready (EIA CC/ITU-T CT107). DSR# indicates modem status to the DTE. DSR# OFF (high) indicates that the DTE is to disregard all signals appearing on the interchange circuits except Ring Indicator (RI#). DSR# output is controlled by the AT&Sn command. | | | | RLSD# (PC2) | 126 | 0 | Ith/Ot8 | Received Line Signal Detector (EIA CF/ITU-T CT109). When AT&C0 command is not in effect, RLSD# output is ON when a carrier is detected on the telephone line or OFF when carrier is not detected. | | | | RI# (PC5) | 130 | 0 | Ith/Ot8 | Ring Indicator (EIA CE/ITU-T CT125). Rl# output ON (low) indicates the presence of an ON segment of a ring signal on the telephone line. | | | | DTR# (PD4) | 21 | I | It | Data Terminal Ready (EIA CD/ITU-T CT108). The DTR# input is turned ON (low) by the DTE when the DTE is ready to transmit or receive data. DTR# ON prepares the modem to be connected to the telephone line, and maintains the connection established by the DTE (manual answering) or internally (automatic answering). DTR# OFF places the modem in the disconnect state under control of the &Dn and &Qn commands. | | | | RTS# (PD6) | 23 | I | Ithpu | Request To Send (EIA CA/ITU-T CT105). RTS# input ON (low) indicates that the DTE is ready to send data to the modem. In the command state, the modem ignores RTS#. | | | | | | | | In asynchronous operation, the modem ignores RTS# unless RTS/CTS flow control is selected by the &Kn command. In synchronous on-line operation, the modem can be commanded by the &Rn command to ignore RTS# or to respond to RTS# by turning on CTS# after the delay specified by Register S26. | | | Table 3-3. CX06833 Pin Signal Definitions (Continued) | Label | Pin | I/O | I/O Type | Signal Name/Description | | | | | | |-------------------------|-------------------------------------------------------------------|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | SERIAL DTE INTERFACE CONFIGURATION ONLY (PARIF = LOW) (CONTINUED) | | | | | | | | | | LED Indicator Interface | | | | | | | | | | | AAIND# (PC4) | 128 | 0 | Ith/Ot8 | <b>Auto Answer Indicator.</b> AAIND# output ON (low) corresponds to the indicator on. AAIND# output is active when the modem is configured to answer the ring automatically (ATS0 command $\neq$ 0). | | | | | | | DTRIND# (PD0) | 17 | 0 | Ithpd/Ot2 | DTR Indicator. DTRIND# output ON (low) corresponds to the indicator on. The DTRIND# state reflects the DTR# output state except when the &D0 command is active, in which case DTRIND# is low. | | | | | | | | | • | Not Used ( | In Serial DTE Interface Configuration) | | | | | | | BD2CLK | 65 | 0 | Itpu/Ot2 | Not Used. Leave open. | | | | | | | PHS2 | 122 | 0 | Ot2 | Not Used. Leave open. | | | | | | | TESTP | 113 | 1 | Itpu | Not Used. Leave open. | | | | | | | XXCLK | 55 | 0 | It/Ot2 | Not Used. Leave open. | | | | | | | P_PA00 | 61 | I/O | Itpu/Ot2 | Port P_PA00. Leave open. | | | | | | | PA1 | 34 | I/O | It/Ot2 | Port PA1. Leave open. | | | | | | | PA3 | 36 | I/O | Itpu/Ot2 | Port PA3. Leave open. | | | | | | | PA4 | 37 | I/O | Itpu/Ot2 | Port PA4. Leave open. | | | | | | | PA5 | 38 | I/O | It/Ot2 | Port PA5. Leave open. | | | | | | | PB1 | 104 | I/O | It/Ot2 | Port PB1. Leave open. | | | | | | | PB6 | 110 | I/O | It/Ot2 | Port PB6. Leave open. | | | | | | | PC6 | 132 | I/O | Ith/Ot8 | Port PC6. Leave open. | | | | | | | PD1 | 18 | I/O | Ithpd/Ot2 | Port PD1. Leave open. | | | | | | | PD2 | 19 | I/O | Ithpd/Ot2 | Port PD2. Leave open. | | | | | | | PD5 | 22 | I/O | Ithpu | Port PD5. Leave open. | | | | | | | PD7 | 53 | I/O | It/Ot2 | Port PD7. Leave open. | | | | | | | PE2 | 26 | I/O | It/Ot2 | Port PE2. Leave open. | | | | | | | PE6 | 31 | I/O | It/Ot2 | Port PE6. Leave open. | | | | | | | RESERVED | 98-101 | | | Reserved. Connected to internal circuitry. Leave open. | | | | | | | Notes: | | | | | | | | | | 1. I/O Types: See Table 3-4. 2. Interface Legend: Expansion Bus Host Bus EB HB NC No internal pin connection VC Voice Codec RESERVED = No external connection allowed (may have internal connection). Table 3-4. CX06833 I/O Type Definitions | I/O Type | Description | |-----------|-------------------------------------------------------------------------------------------------------------------------| | lx/Ox | I/O, wire | | It/Ot2 | Digital input, +5V tolerant/ Digital output, 2 mA, $Z_{INT}$ = 120 $\Omega$ | | ltk/Ot2 | Digital input, +5V tolerant, keeper/ Digital output, 2 mA, $Z_{INT}$ = 120 $\Omega$ | | Itpu/Ot2 | Digital input, +5V tolerant, 75k $\Omega$ pull up/ Digital output, 2 mA, $Z_{\mbox{INT}}$ = 120 $\Omega$ | | It/Ot8 | Digital input, +5V tolerant,/ Digital output, 8 mA, $Z_{INT}$ = 50 $\Omega$ | | Ithpd/Ot2 | Digital input, +5V tolerant, hysteresis, 75k $\Omega$ pull down/ Digital output, 2 mA, Z $_{\mbox{INT}}$ = 120 $\Omega$ | | Ith/Ot2 | Digital input, +5V tolerant, hysteresis/Digital output, 2 mA, $Z_{INT}$ = 120 $\Omega$ | | Ith/Ot8 | Digital input, +5V tolerant, hysteresis/Digital output, 8 mA, $Z_{INT}$ = 50 $\Omega$ | | It | Digital input, +5V tolerant | | Itk | Digital input, +5V tolerant, keeper | | Itkpu | Digital input, +5V tolerant, keeper, 75k $\Omega$ pull up | | Itpu | Digital input, +5V tolerant, 75k Ω pull up | | Ithpu | Digital input, +5V tolerant, hysteresis, 75k Ω pull up | | Ot2 | Digital output, three-state, 2 mA, $Z_{INT}$ = 120 $\Omega$ | | PWR | VCC Power | | PWRG | VGG Power | | GND | Ground | | Notes: | | #### Notes: - 1. See DC characteristics in Table 3-5. - 2. I/O Type corresponds to the device Pad Type. The I/O column in signal interface tables refers to signal I/O direction used in the application. Table 3-5. CX06833 DC Electrical Characteristics | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | |---------------------------------|----------------|------------------------------|-------------|----------------|------------|-----------------| | Input Voltage Low | VIL | | | | | | | +5V tolerant | | 0 | _ | 0.8 | V | | | +5V tolerant hysteresis | | 0 | _ | 0.3 *VGG | V | | | Input Voltage High | VIH | | - | | V | | | +5V tolerant | | 2 | - | 5.25 | V | | | +5V tolerant hysteresis | | 0.7 * VDD | - | 5.25 | V | | | Input Hysteresis | VH | | - | | V | | | +3V hysteresis | | 0.5 | - | | V | | | +5V tolerant, hysteresis | | 0.3 | - | | V | | | Output Voltage Low | VOL | | | | | | | Z <sub>INT</sub> = 120 Ω | | 0 | - | 0.4 | V | IOL = 2 mA | | Z <sub>INT</sub> = 50 Ω | | 0 | - | 0.4 | V | IOL = 8 mA | | Output Voltage High | VOH | | _ | | V | | | Z <sub>INT</sub> = 120 Ω | | 2.4 | _ | VDD | V | IOL = -2 mA | | Z <sub>INT</sub> = 50 Ω | | 2.4 | - | VDD | V | IOL = -8 mA | | Pull-Up Resistance | Rpu | 50 | _ | 200 | kΩ | | | Pull-Down Resistance | Rpd | 50 | _ | 200 | kΩ | | | Test Conditions unless otherwis | se stated: VDD | $0 = +3.3 \pm 0.3 \text{ V}$ | 'DC; TA = ( | 0°C to 70°C; e | xternal lo | ad = 50 pF. | ## 3.2 CX20442 VC Hardware Pins and Signals (\$ Models) #### 3.2.1 CX20442 VC Signal Summary Microphone and analog speaker interface signals, as well as telephone handset/headset interface signals are provided to support functions such as speakerphone mode, telephone emulation, microphone voice record, speaker voice playback, and call progress monitor. ### 3.2.1.1 Speakerphone Interface The following signals are supported: - Speaker Out (M\_SPKR\_OUT); analog output Should be used in speakerphone designs where sound quality is important - Microphone (M MIC IN); analog input #### 3.2.1.2 Telephone Handset/Headset Interface The following interface signals are supported: - Telephone Input (M\_LINE\_IN), input (TELIN) Optional connection to a telephone handset interface circuit - Telephone output (M\_LINE\_OUTP); output (TELOUT) Optional connection to a telephone handset interface circuit - Center Voltage (VC); output reference voltage #### 3.2.1.3 CX06833 Modem Interface The following interface signals are supported: - Sleep (SLEEP); input - Master Clock (M\_CLKIN); input - Serial Clock (M SCK); output - Control (M\_CNTRLSIN); input - Serial Frame Sync (M\_STROBE); output - Serial Transmit Data (M TXSIN); input - Serial Receive Data (M RXOUT); output ### 3.2.1.4 Host Interface The following interface signals are supported: • Reset (POR); input ## 3.2.2 CX20442 VC Pin Assignments and Signal Definitions VC 32-pin TQFP hardware interface signals are shown by major interface in Figure 3-5, are shown by pin number in Figure 3-6, and are listed by pin number in Table 3-6. VC hardware interface signals are defined in Table 3-7. VC pin signal DC electrical characteristics are defined in Table 3-8. VC pin signal analog electrical characteristics are defined in Table 3-9. Figure 3-5. CX20442 VC Hardware Interface Signals 102228\_007 Figure 3-6. CX20442 VC 32-Pin TQFP Pin Signals 102228A **Conexant** 3-19 Table 3-6. CX20442 VC 32-Pin TQFP Pin Signals | Pin | Signal Label | I/O | Interface | | | | | | |-----|---------------|-----|-----------------------------------|--|--|--|--|--| | 1 | SLEEP | ı | CX06833: IASLEEP | | | | | | | 2 | M_DIG_SPEAKER | 0 | NC | | | | | | | 3 | M_SPKR_OUT | 0 | Speaker interface circuit | | | | | | | 4 | POR | I | Host: RESET# or reset circuit | | | | | | | 5 | MAVDD | Р | VAA (+3.3V) | | | | | | | 6 | MAVSS | G | AGND | | | | | | | 7 | NC | | NC | | | | | | | 8 | NC | | NC | | | | | | | 9 | M_LINE_OUTP | 0 | Handset interface circuit: TELOUT | | | | | | | 10 | M_LINE_OUTM | 0 | NC | | | | | | | 11 | VREF | | AGND through capacitors | | | | | | | 12 | VC | | AGND through capacitors | | | | | | | 13 | M_MIC_IN | I | Microphone interface circuit | | | | | | | 14 | M_LINE_IN | I | Handset interface circuit: TELIN | | | | | | | 15 | M_MIC_BIAS | | NC | | | | | | | 16 | M_RELAYB | | NC | | | | | | | 17 | VDD | Р | +3.3V | | | | | | | 18 | M_CNTRLSIN | 1 | CX06833: V_CTRL | | | | | | | 19 | M_CLKIN | I | CX06833: M_CLK | | | | | | | 20 | M_TXSIN | 1 | CX06833: V_TXSIN | | | | | | | 21 | M_SCK | 0 | CX06833: V_SCLK | | | | | | | 22 | M_RXOUT | 0 | CX06833: V_RXOUT | | | | | | | 23 | M_STROBE | 0 | CX06833: V_STROBE | | | | | | | 24 | M_RELAYA | 0 | NC | | | | | | | 25 | VDD | Р | +3.3V | | | | | | | 26 | M_SET3V_BAR2 | I | GND | | | | | | | 27 | VSUB | G | AGND | | | | | | | 28 | VSS | G | GND | | | | | | | 29 | M_ACT90 | Ī | NC | | | | | | | 30 | M_1BIT_OUT | 0 | NC | | | | | | | 31 | D_LPBK_BAR | I | NC | | | | | | | 32 | NC | | NC | | | | | | Table 3-7. CX20442 VC Pin Signal Definitions | Label | Pin | I/O | I/O Type | Signal Name/Description | | | | | | | |----------------------|----------------|-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | | System Signals | | | | | | | | | | | VDD | 17, 25 | Р | PWR | <b>Digital Power Supply.</b> Connect to +3.3V and digital circuits power supply filter. | | | | | | | | MAVDD | 5 | Р | PWR | <b>Analog Power Supply.</b> Connect to +3.3V and analog circuits power supply filter. | | | | | | | | VSS | 28 | G | GND | Digital Ground. Connect to GND. | | | | | | | | MAVSS | 6 | G | AGND | Analog Ground. Connect to AGND. | | | | | | | | VSUB | 27 | G | GND | Analog Ground. Connect to AGND. | | | | | | | | POR | 4 | Ι | Itpu | Power-On Reset. Active low reset input. Connect to Host RESET# or reset circuit. | | | | | | | | SET3V_BAR2 | 26 | I | Itpu | Set +3.3V Analog Reference. Connect to GND. | | | | | | | | CX06833 Interconnect | | | | | | | | | | | | SLEEP | 1 | Ι | Itpd | IA Sleep. Active high sleep input. Connect to CX06833 IASLEEP pin. | | | | | | | | M_CLKIN | 19 | 1 | Itpd | Master Clock Input. Connect to CX06833 M_CLK pin. | | | | | | | | M_SCK | 21 | 0 | Ot2 | Serial Clock Output. Connect to CX06833 V_SCLK pin. | | | | | | | | M_CNTRL_SIN | 18 | 1 | Itpd | Control Input. Connect to CX06833 V_CTRL pin. | | | | | | | | M_STROBE | 23 | 0 | Ot2 | Serial Frame Sync. Connect to CX06833 V_STROBE pin. | | | | | | | | M_TXSIN | 20 | 1 | Itpd | Serial Transmit Data. Connect to CX06833 V_TXSIN pin. | | | | | | | | M_RXOUT | 22 | 0 | Ot2 | Serial Receive Data. Connect to CX06833 V_RXOUT pin. | | | | | | | | | | | Microphon | e/Speaker Interface | | | | | | | | M_MIC_IN | 13 | I | I(DA) | <b>Microphone Input.</b> Single-ended analog input from the microphone circuit. | | | | | | | | M_SPKR_OUT | 3 | 0 | O(DF) | Modem Speaker Analog Output. The M_SPKR_OUT analog output reflects the received analog input signal. The M_SPKR_OUT on/off and three levels of attenuation are controlled by bits in DSP RAM. When the speaker is turned off, the M_SPKR_OUT output is clamped to the voltage at the VC pin. The M_SPKR_OUT output can drive an impedance as low as $300~\Omega$ . In a typical application, the M_SPKR_OUT output is an input to an external LM386 audio power amplifier. | | | | | | | | | | | Handset/ | Headset Interface | | | | | | | | M_LINE_OUTP | 9 | 0 | O(DF) | Telephone Handset Out (TELOUT). Single-ended analog data output to the telephone handset circuit. The output can drive a 300 $\Omega$ load. | | | | | | | | M_LINE_IN | 14 | I | I(DA) | <b>Telephone Handset Out (TELIN).</b> Single-ended analog data input from the telephone handset circuit. | | | | | | | Table 3-7. CX20442 VC Pin Signal Definitions (Continued) | Label | Pin | I/O | I/O Type | Signal Name/Description | | | |----------------|---------------------------------------------------------------------|-----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | • | Refe | rence Voltage | | | | VREF | 11 | R | REF | High Voltage Reference. Connect to analog ground through 10 μF (polarized, + terminal to VREF) and 0.1 μF (ceramic) in parallel. Ensure a very close proximity between these capacitors and VREF pin. | | | | VC | 12 | R | REF | Low Voltage Reference. Connect to analog ground through 10 µF (polarized, + terminal to VC) and 0.1 µF (ceramic) in parallel. Ensure a very close proximity between these capacitors and VC pin. For handset interface, also connect to handset interface circuit (VC_HAND). | | | | | | • | · | Not Used | | | | M_DIG_SPEAKER | 2 | 0 | Ot2 | Not Used. Leave open. | | | | M_LINE_OUTM | 10 | 0 | Oa | Not Used. Leave open. | | | | M_RELAYA | 24 | 0 | Ot | Not Used. Leave open. | | | | M_RELAYB | 16 | 0 | Ot | Not Used. Leave open. | | | | M_MIC_BIAS | 15 | 0 | Oa | Not Used. Leave open. | | | | M_ACT90 | 29 | 1 | Itpu | Not Used. Leave open. | | | | M_1BIT_OUT | 30 | 0 | Ot2 | Not Used. Leave open. | | | | D_LPBK_BAR | 31 | 1 | It | Not Used. Leave open. | | | | NC | 7, 8, 32 | | | Internal No Connect. Leave open. | | | | Notes: | | | | | | | | 1. I/O types*: | | | | | | | | la | Analog input | | | | | | | lt | Digital input, TTI | • | | | | | | Itpd | | • | * | $5 \text{k} \pm 25 \text{k} \Omega$ pull-down | | | | Itpu | • • | compatit | ole, internal 7 | 5k $\pm$ 25k $\Omega$ pull-up | | | | Oa | Analog output | | | | | | | Ot2 | Digital output, TTL-compatible, 2 mA, $Z_{INTERNAL}$ = 120 $\Omega$ | | | | | | | Ot2od | Digital output, T | TL-compat | ible, 2 mA, o | pen drain, $Z_{\text{INTERNAL}}$ = 120 $\Omega$ | | | | AGND | Analog Ground | | | | | | | GND | Digital Ground | | | | | | Table 3-8. CX20442 VC DC Electrical Characteristics | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | |--------------------------------------------------------------------------------------------------------|-----------------|---------|------|----------|-------|-----------------| | Input Voltage | V <sub>IN</sub> | -0.30 | _ | VDD+0.3 | V | | | Input Voltage Low | V <sub>IL</sub> | -0.30 | _ | 0.2 *VDD | V | | | Input Voltage High | V <sub>IH</sub> | 0.4*VDD | _ | VDD+0.3 | V | | | Output Voltage Low | V <sub>OL</sub> | 0 | - | 0.4 | V | | | Output Voltage High | V <sub>OH</sub> | 0.8*VDD | _ | VDD | V | | | Input Leakage Current | _ | -10 | _ | 10 | μA | | | Output Leakage Current (High Impedance) | _ | -10 | - | 10 | μA | | | Test Conditions unless otherwise stated: VDD = +3.3 ± 0.3 VDC; TA = 0°C to 70°C; external load = 50 pF | | | | | | | Table 3-9. CX20442 VC Analog Electrical Characteristics | Signal Name | Type | Characteristic | Value | |-----------------------------|--------------|--------------------------------------------|-------------------------------------------------------------| | M_LINE_IN, | I (DA) | Input Impedance | > 70K Ω | | M_MIC_IN | | AC Input Voltage Range | 1.1 VP-P | | | | Reference Voltage | +1.35 VDC | | M_LINE_OUTP | O (DD) | Minimum Load | 300 Ω | | | | Maximum Capacitive Load | 0 μF | | | | Output Impedance | 10 Ω | | | | AC Output Voltage Range | 1.4 VP-P (with reference to ground and a 600 $\Omega$ load) | | | | Reference Voltage | +1.35 VDC | | | | DC Offset Voltage | ± 200 mV | | M_SPKR_OUT | O (DF) | Minimum Load | 300 Ω | | | | Maximum Capacitive Load | 0.01 μF | | | | Output Impedance | 10 Ω | | | | AC Output Voltage Range | 1.4 VP-P | | | | Reference Voltage | +1.35 VDC | | | | DC Offset Voltage | ± 20 mV | | Test Conditions unless othe | rwise stated | : VDD = $+3.3 \pm 0.3$ VDC; MAVDD = $+3.3$ | ± 0.3 VDC, TA = 0°C to 70°C | | Parameter | Min | Тур | Max | Units | |----------------------------------------------------------------------------------------------------------|-----|--------|-----|-------| | DAC to Line Driver output (600 $\Omega$ load, 3dB in SCF and CTF) SNR/SDR at: | | | | dB | | 4Vp-p differential | | 88/85 | | | | 2Vp-p differential | | 82/95 | | | | -10dBm differential | | 72/100 | | | | DAC to Speaker Driver output (150 $\Omega$ load, 3dB in SCF and CTF, -6dB in speaker driver) SNR/SDR at: | | | | dB | | 2Vp-p | | 88/75 | | | | 1Vp-p | | 82/80 | | | | -10dBm | | 72/83 | | | | Line Input to ADC (6dB in AAF) SNR/SDR at –10 dBm | | 80/95 | | dB | | Input Leakage Current (analog inputs) | -10 | | 10 | μА | | Output Leakage Current (analog outputs) | -10 | | 10 | μА | ## 3.3 Electrical and Environmental Specifications ## 3.3.1 Operating Conditions, Absolute Maximum Ratings, and Power Requirements The operating conditions are specified in Table 3-10. The absolute maximum ratings are listed in Table 3-11. The current and power requirements are listed in Table 3-12. Table 3-10. Operating Conditions | Parameter | Symbol | Limits | Units | |-------------------------------|--------|--------------|-------| | Supply Voltage | VDD | +3.0 to +3.6 | VDC | | Operating Ambient Temperature | $T_A$ | 0 to +70 | °C | Table 3-11. Absolute Maximum Ratings | Parameter | Symbol | Limits | Units | |----------------------------------------------------------|-------------------|---------------------|-------| | Supply Voltage | VDD | -0.5 to +4.0 | VDC | | Input Voltage | V <sub>IN</sub> | -0.5 to (VGG +0.5)* | VDC | | Storage Temperature Range | T <sub>STG</sub> | -55 to +125 | °C | | Analog Inputs | V <sub>IN</sub> | -0.3 to (VAA + 0.5) | VDC | | Voltage Applied to Outputs in High Impedance (Off) State | V <sub>HZ</sub> | -0.5 to (VGG +0.5)* | VDC | | DC Input Clamp Current | IIK | ±20 | mA | | DC Output Clamp Current | loк | ±20 | mA | | Static Discharge Voltage (25°C) | V <sub>ESD</sub> | ±2500 | VDC | | Latch-up Current (25°C) | I <sub>TRIG</sub> | ±400 | mA | | * VGG = $+3.3V \pm 0.3V$ or $+5V \pm 5\%$ . | | | | ## **Handling CMOS Devices** The device contains circuitry to protect the inputs against damage due to high static voltages. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltage. An unterminated input can acquire unpredictable voltages through coupling with stray capacitance and internal cross talk. Both power dissipation and device noise immunity degrades. Therefore, all inputs should be connected to an appropriate supply voltage. Input signals should never exceed the voltage range from -0.5V to VGG +0.5V. This prevents forward biasing the input protection diodes and possibly entering a latch up mode due to high current transients. Table 3-12. Current and Power Requirements | Mode | Typical<br>Current<br>(Ityp)<br>(mA) | Maximum<br>Current<br>(Imax)<br>(mA) | Typical<br>Power<br>(Ptyp)<br>(mW) | Maximum<br>Power<br>(Pmax)<br>(mW) | Notes | |-----------------------------------------------|--------------------------------------|--------------------------------------|------------------------------------|------------------------------------|----------------| | CX06833 | | | | | | | Normal Mode: Off-hook, normal data connection | 58 | 64 | 191 | 230 | f = 28.224 MHz | | Normal Mode: On-hook, idle, waiting for ring | 58 | 64 | 191 | 230 | f = 28.224 MHz | | Sleep Mode | 16 | 17.6 | 52.8 | 63.4 | f = 0 MHz | | CX20437 VC (Optional) | | | | | | | Normal Mode | 1.5 | 2 | 5 | 7 | | #### Notes: - 1. Operating voltage: $VDD = +3.3V \pm 0.3V$ . - 2. Test conditions: VDD = +3.3V for typical values; VDD = +3.6V for maximum values. - 3. Input Ripple ≤ 0.1 Vpeak-peak. - 4. f = Internal frequency. - 5. Maximum current computed from Ityp: Imax = Ityp \* 1.1. - 6. Typical power (Ptyp) computed from Ityp: Ptyp = Ityp \* 3.3V; Maximum power (Pmax) computed from Imax: Pmax = Imax \* 3.6V. #### **Interface and Timing Waveforms** 3.4 #### 3.4.1 **External Memory Bus Timing** The external memory bus timing is listed in Table 3-13 and illustrated in Figure 3-7. Table 3-13. Timing - External Memory Bus | Parameter | Min | Тур. | Max | Units | |--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------| | Internal Operating Frequency | 28.224 | | | MHz | | Internal Operating Clock Cycle | 35.43 | | | ns | | | Read | | | | | READ# High to Address Valid | _ | 11.2 | 12.5 | ns | | READ# High to ES Valid | _ | 12.2 | 13.5 | ns | | READ# Pulse Width | 17.72 | | 124.01 | ns | | Read Data Valid to READ# High | 6.1 | | _ | ns | | READ# High to Read Data Hold | 0 | | - | ns | | | Write | | | | | WRITE# High to Address Valid | _ | 11.2 | 12.5 | ns | | WRITE# High to ES Valid | _ | 12.2 | 13.5 | ns | | WRITE# to WRITE# Pulse Width | 17.72 | | 124.01 | ns | | WRITE# Low to Write Data Valid | - | 7.1 | 8.0 | ns | | WRITE# High to Write Data Hold | 5.0 | | - | ns | | | Internal Operating Frequency Internal Operating Clock Cycle READ# High to Address Valid READ# High to ES Valid READ# Pulse Width Read Data Valid to READ# High READ# High to Read Data Hold WRITE# High to Address Valid WRITE# High to ES Valid WRITE# Low to Write Data Valid | Internal Operating Frequency Internal Operating Clock Cycle Read READ# High to Address Valid READ# High to ES Valid READ# Pulse Width READ# High to READ# High READ# High to Read Data Hold READ# High to Read Data Hold Write WRITE# High to Address Valid WRITE# High to ES Valid WRITE# Low to Write Data Valid WRITE# Low to Write Data Valid | Internal Operating Frequency 28.224 Internal Operating Clock Cycle 35.43 | Internal Operating Frequency 28.224 | #### Notes: - 1. ES = RAMSEL# or ROMSEL#. - Read pulse width and write pulse width: RAM: $t_{RW}$ , $t_{WW}$ = 0.5 $t_{CYC}$ = 17.72 for Non-Extended Cycle Timing ROM: $t_{RW}$ , $t_{WW}$ = 3.5 $t_{CYC}$ = 124.01 for Extended Cycle Timing Memory speed determination: RAM: $t_{ACCESS} = t_{CYC} - t_{ES} - t_{RDS} = 35.43 - 13.5 - 6.3 = 15.63$ ns (i.e., use 15 ns memory) ROM: $$t_{ACCESS} = 4(t_{CYC}) - t_{ES} - t_{RDS} = 4(35.43) - 13.5 - 6.3 = 121.92$$ ns (i.e., use 90 ns memory). Output Enable to Output Delay Timing: RAM: $t_{OE} = t_{RW} - t_{RDS} = 0.5(t_{CYC}) - t_{RDS} = 17.72 - 6.3 = 11.42 \text{ ns}$ ROM: $t_{OE} = t_{RW} - t_{RDS} = 3.5(t_{CYC}) - t_{RDS} = 124.01 - 6.3 = 117.71 \text{ ns}.$ Figure 3-7. Waveforms - External Memory Bus ## 3.4.2 Parallel Host Bus Timing The parallel host bus timing is listed in Table 3-14 and illustrated in Figure 3-8. Table 3-14. Timing - Parallel Host Bus | Symbol | Parameter | Min. | Max. | Units | | | |---------------------------------------|-------------------------------|--------------|------|-------|--|--| | READ (See Notes 1, 2, 3, 4, 5, and 6) | | | | | | | | t <sub>AS</sub> | Address Setup | 5 | _ | ns | | | | <sup>t</sup> AH | Address Hold | 10 | - | ns | | | | t <sub>CS</sub> | Chip Select Setup | 0 | - | ns | | | | <sup>t</sup> CH | Chip Select Hold | 10 | - | ns | | | | t <sub>RD</sub> | HRD# Strobe Width | 51 | _ | ns | | | | t <sub>DD</sub> | Read Data Delay | _ | 45 | ns | | | | t <sub>DRH</sub> | Read Data Hold | 10 | - | ns | | | | | WRITE (See Notes 1, 2, 3, 4 | 1, 5, and 6) | | | | | | <sup>t</sup> AS | Address Setup | 5 | _ | ns | | | | t <sub>AH</sub> | Address Hold | 10 | - | ns | | | | tcs | Chip Select Setup | 0 | - | ns | | | | t <sub>CH</sub> | Chip Select Hold | 10 | _ | ns | | | | t <sub>WT</sub> | HWT# Strobe Width | 50 | _ | ns | | | | t <sub>DS</sub> | Write Data Setup (see Note 4) | _ | 35 | ns | | | | t <sub>DWH</sub> | Write Data Hold (see Note 5) | 5 | _ | ns | | | #### Notes: - When the host executes consecutive Rx FIFO reads, a minimum delay of 2 times the internal CPU clock cycle plus 15 ns (85.86 ns at 28.224 MHz) is required from the falling edge of HRD# to the falling edge of the next Host Rx FIFO HRD# clock. - When the Host executes consecutive Tx FIFO writes, a minimum delay of 2 times the internal CPU clock cycle plus 15 ns (85.86 ns at 28.224 MHz) is required from the falling edge of HWT# to the falling edge of the next Host Tx FIFO HWT# clock. - 3. $t_{RD}$ , $t_{WT} = t_{CYC} + 15 \text{ ns.}$ - 4. $t_{DS}$ is measured from the point at which both HCS# and HWT# are active. - 5. $t_{\mbox{DWH}}$ is measured from the point at which either HCS# and HWT# become inactive. - 6. Clock frequency = 28.224 MHz clock. Figure 3-8. Waveforms - Parallel Host Bus ### 3.4.3 Serial DTE Interface The serial DTE interface waveforms for 4800 and 9600 bps are illustrated in Figure 3-9. Figure 3-9. Waveforms - Serial DTE Interface ## 3.5 Crystal Specifications Crystal specifications are listed in Table 3-15. Table 3-15. Crystal Specifications | Characteristic | Value | |----------------------------------------------------------------------|-----------------------------------------------------------| | Frequency | 28.224 MHz nominal | | Calibration tolerance including effects due to temperature and aging | $\pm 100$ ppm at 25°C (C <sub>L</sub> = 16.5 and 19.5 pF) | | Oscillation mode | Fundamental | | Calibration mode | Parallel resonant | | Load capacitance, C <sub>L</sub> | 18 pF nom. | | Shunt Capacitance, C <sub>O</sub> | 7 pF max. | | Series resistance, R <sub>1</sub> | 35-60 $\Omega$ max. @20 nW drive level | | Drive level | 100μW correlation; 500μW max. | | Operating temperature | 0°C to 70°C | | Storage temperature | –40°C to 85°C | ## 4. Package Dimensions The 144-pin TQFP package dimensions are shown in Figure 4-1. The 32-pin TQFP package dimensions are shown in Figure 4-2. Figure 4-1. Package Dimensions - 144-Pin TQFP – D2 88888888 88888888 DETAIL A <del>. . . . . . . . . . . . .</del> A A1 A2 1.6 MAX 0.0630 MAX 0.0020 0.0059 0.05 0.15 0.0551 REF D D1 D2 8.75 9.25 0.3445 0.3642 7.0 REF 0.2756 REF 5.6 REF 0.2205 REF 0.75 0.0197 0.0295 0.5 1.0 REF 0.0394 REF e b 0.80 BSC 0.0315 BSC 0.30 0.40 0.0118 0.0157 0.13 0.19 0.0051 0.0075 0.10 MAX 0.004 MAX 0.13 Ref: 32-PIN TQFP (GP00-D262) \* Metric values (millimeters) should be used for PCB layout. English values (inches) are converted from metric values and may include round-off errors. DETAIL A PD-TQFP-32 (040395) Figure 4-2. Package Dimensions - 32-Pin TQFP ## 5. Parallel Host Interface The modem supports a 16550A interface in parallel interface versions. The 16550A interface can operate in FIFO mode or non-FIFO mode. Non-FIFO mode is the same as 16450 interface operation. FIFO mode unique operations are identified. #### 5.1 Overview The parallel interface registers and the corresponding bit assignments are shown in Table 5-1. The modem emulates the 16450/16550A interface and includes both a 16-byte receiver data first-in first-out buffer (RX FIFO) and a 16-byte transmit data first-in first-out buffer (TX FIFO). When FIFO mode is selected in the FIFO Control Register (FCR0 = 1), both FIFOs are operative. Furthermore, when FIFO mode is selected, DMA operation of the FIFO can also be selected (FCR3 = 1). When FIFO mode is not selected, operation is restricted to 16450 interface operation. The received data is read by the host from the Receiver Buffer (RX Buffer). The RX Buffer corresponds to the Receiver Buffer Register in a 16550A device. In FIFO mode, the RX FIFO operates transparently behind the RX Buffer. Interface operation is described with reference to the RX Buffer in both FIFO and non-FIFO modes. The transmit data is loaded by the host into the Transmit Buffer (TX Buffer). The TX Buffer corresponds to the Transmit Holding Register in a 16550A device. In FIFO mode, the TX FIFO operates transparently behind the TX Buffer. Interface operation is described with reference to the TX Buffer in both FIFO and non-FIFO modes. Table 5-1. Parallel Interface Registers | Register | Register | | | | Bit | No. | | | | |-----------------|-----------------------------------------------|-----------------------------------------------|--------------------------------|------------------------------------------|-----------------------------|---------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------| | No. | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7 | Scratch Register (SCR) | | | • | Scratch I | Register | | • | | | 6 | Modem Status Register (MSR) | Data Carrier<br>Detect<br>(DCD) | Ring<br>Indicator<br>(RI) | Data Set<br>Ready<br>(DSR) | Clear to<br>Send<br>(CTS) | Delta Data<br>Carrier<br>Detect<br>(DDCD) | Trailing<br>Edge of<br>Ring<br>Indicator | Delta Data<br>Set Ready<br>(DDSR) | Delta Clear<br>to Send<br>(DCTS) | | 5 | Line Status Register (LSR) | RX FIFO<br>Error | Transmitter<br>Empty<br>(TEMT) | Transmitter Buffer Register Empty (THRE) | Break<br>Interrupt (BI) | Framing<br>Error<br>(FE) | Parity<br>Error<br>(PE) | Overrun<br>Error<br>(OE) | Receiver<br>Data Ready<br>(DR) | | 4 | Modem Control Register<br>(MCR) | 0 | 0 | 0 | Local<br>Loopback | Out 2 | Out 1 | Request to<br>Send<br>(RTS) | Data<br>Terminal<br>Ready<br>(DTR) | | 3 | Line Control Register (LCR) | Divisor Latch<br>Access Bit<br>(DLAB) | Set Break | Stick Parity | Even Parity<br>Select (EPS) | Parity<br>Enable<br>(PEN) | Number of<br>Stop Bits<br>(STB) | Word Length<br>Select Bit 1<br>(WLS1) | Word<br>Length<br>Select Bit 0<br>(WLS0) | | 2 | Interrupt Identify Register (IIR) (Read Only) | FIFOs<br>Enabled | FIFOs<br>Enabled | 0 | 0 | Pending<br>Interrupt ID<br>Bit 2 | Pending<br>Interrupt ID<br>Bit 1 | Pending<br>Interrupt ID<br>Bit 0 | "0" if<br>Interrupt<br>Pending | | 2 | FIFO Control Register (FCR)<br>(Write Only) | Receiver<br>Trigger MSB | Receiver<br>Trigger<br>LSB | Reserved | Reserved | DMA Mode<br>Select | TX FIFO<br>Reset | RX FIFO<br>Reset | FIFO<br>Enable | | 1<br>(DLAB = 0) | Interrupt Enable Register (IER) | 0 | 0 | 0 | 0 | Enable<br>Modem<br>Status<br>Interrupt<br>(EDSSI) | Enable<br>Receiver<br>Line Status<br>Interrupt<br>(ELSI) | Enable Transmitter Holding Register Empty Interrupt (ETBEI) | Enable<br>Received<br>Data<br>Available<br>Interrupt<br>(ERBFI) | | 0<br>(DLAB = 0) | Transmitter Buffer Register<br>(THR) | Transmitter FIFO Buffer Register (Write Only) | | | | | | | | | 0<br>(DLAB = 0) | Receiver Buffer Register (RBR) | Receiver FIFO Buffer Register (Read Only) | | | | _ | | | | | 1<br>(DLAB = 1) | Divisor Latch MSB Register<br>(DLM) | Divisor Latch MSB | | | | | | | | | 0<br>(DLAB = 1) | Divisor Latch LSB Register<br>(DLL) | | - | - | Divisor La | atch LSB | - | - | _ | ## **5.2** Register Signal Definitions #### 5.2.1 IER - Interrupt Enable Register (Addr = 1, DLAB = 0) The IER enables five types of interrupts that can separately assert the HINT output signal (Table 5-2). A selected interrupt can be enabled by setting the corresponding enable bit to a 1, or disabled by setting the corresponding enable bit to a 0. Disabling an interrupt in the IER prohibits setting the corresponding indication in the IIR and assertion of HINT. Disabling all interrupts (resetting IER0 - IER3 to a 0) inhibits setting of any Interrupt Identifier Register (IIR) bits and inhibits assertion of the HINT output. All other system functions operate normally, including the setting of the Line Status Register (LSR) and the Modem Status Register (MSR). #### Bits 7-4 Not used. Always 0. #### Bit 3 Enable Modem Status Interrupt (EDSSI). This bit, when a 1, enables assertion of the HINT output whenever the Delta CTS (MSR0), Delta DSR (MSR1), Delta TER (MSR2), or Delta DCD (MSR3) bit in the Modem Status Register (MSR) is a 1. This bit, when a 0, disables assertion of HINT due to setting of any of these four MSR bits. #### Bit 2 Enable Receiver Line Status Interrupt (ELSI). This bit, when a 1, enables assertion of the HINT output whenever the Overrun Error (LSR1), Parity Error (LSR2), Framing Error (LSR3), or Break Interrupt (LSR4) receiver status bit in the Line Status Register (LSR) changes state. This bit, when a 0, disables assertion of HINT due to change of the receiver LSR bits 1-4. ## Bit 1 Enable Transmitter Holding Register Empty Interrupt (ETBEI). This bit, when a 1, enables assertion of the HINT output when the Transmitter Empty bit in the Line Status Register (LSR5) is a 1. This bit, when a 0, disables assertion of HINT due to LSR5. ## Bit 0 Enable Receiver Data Available Interrupt (ERBFI) and Character Timeout in FIFO Mode. This bit, when a 1, enables assertion of the HINT output when the Receiver Data Ready bit in the Line Status Register (LSR0) is a1 or character timeout occurs in the FIFO mode. This bit, when a 0, disables assertion of HINT due to the LSR0 or character timeout. #### 5.2.2 FCR - FIFO Control Register (Addr = 2, Write Only) The FCR is a write-only register used to enable FIFO mode, clear the RX FIFO and TX FIFO, enable DMA mode, and set the RX FIFO trigger level. #### Bits 7-6 RX FIFO Trigger Level. FCR7 and FCR6 set the trigger level for the RX FIFO (Receiver Data Available) interrupt. | FCR7 | FCR6 | RX FIFO Trigger Level (Bytes) | |------|------|-------------------------------| | 0 | 0 | 01 | | 0 | 1 | 04 | | 1 | 0 | 08 | | 1 | 1 | 14 | #### Bits 5-4 Not used. #### Bit 3 DMA Mode Select. When FIFO mode is selected (FCR0 = 1), FCR3 selects non-DMA operation (FCR3 = 0) or DMA operation (FCR3 = 1). When FIFO mode is not selected (FCR0 = 0), this bit is not used (the modem operates in non-DMA mode in 16450 operation). #### DMA operation in FIFO mode RXRDY will be asserted when the number of characters in the RX FIFO is equal to or greater than the value in the RX FIFO Trigger Level (IIR0-IIR3 = 4h) or the received character timeout (IIR0-IIR3 = Ch) has occurred. RXRDY will go inactive when there are no more characters in the RX FIFO. TXRDY will be asserted when there are one or more empty (unfilled) locations in the TX FIFO. TXRDY will go inactive when the TX FIFO is completely full. #### Non-DMA operation in FIFO mode RXRDY will be asserted when there are one or more characters in the RX FIFO. RXRDY will go inactive when there are no more characters in the RX FIFO. TXRDY will be asserted when there are no characters in the TX FIFO. TXRDY will go inactive when the first character is loaded into the TX FIFO Buffer. #### Bit 2 TX FIFO Reset. When FCR2 is a 1, all bytes in the TX FIFO are cleared. This bit is cleared automatically by the modem. #### Bit 1 RX FIFO Reset. When FCR1 is a 1, all bytes in the RX FIFO are cleared. This bit is cleared automatically by the modem. #### Bit 0 FIFO Enable. When FCR0 is a 0, 16450 mode is selected and all bits are cleared in both FIFOs. When FCR0 is a 1, FIFO mode (16550A mode) is selected and both FIFOs are enabled. FCR0 must be a 1 when other bits in the FCR are written or they will not be acted upon. ### 5.2.3 IIR - Interrupt Identifier Register (Addr = 2) The Interrupt Identifier Register (IIR) identifies the existence and type of up to five prioritized pending interrupts. Four priority levels are set to assist interrupt processing in the host. The four levels, in order of decreasing priority, are: Highest: Receiver Line Status, 2: Receiver Data Available or Receiver Character Timeout, 3: TX Buffer Empty, and 4: Modem Status. When the IIR is accessed, the modem freezes all interrupts and indicates the highest priority interrupt pending to the host. Any change occurring in interrupt conditions are not indicated until this access is complete. #### Bits 7-6 FIFO Mode. These two bits copy FCR0. #### Bits 5-4 Not Used. Always 0. #### Bits 3-1 Highest Priority Pending Interrupt. These three bits identify the highest priority pending interrupt (Table 5-2). Bit 3 is applicable only when FIFO mode is selected, otherwise bit 3 is a 0. #### Bit 0 Interrupt Pending. When this bit is a 0, an interrupt is pending; IIR bits 1-3 can be used to determine the source of the interrupt. When this bit is a1, an interrupt is not pending. Table 5-2. Interrupt Sources and Reset Control | Interrupt Identification Register | | | | ster | Interrupt Set and Reset Functions | | | |-----------------------------------|---------------------------|-------|-------|-------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | Bit<br>3 <sup>1</sup> | Bit 2 | Bit 1 | Bit 0 | Priority<br>Level | Interrupt Type | Interrupt Source | Interrupt Reset Control | | 0 | 0 | 0 | 1 | _ | None | None | _ | | 0 | 1 | 1 | 0 | Highest | Receiver Line<br>Status | Overrun Error OE (LSR1),<br>Parity Error (PE) (LSR2),<br>Framing Error (FE) (LSR3),<br>or Break Interrupt (BI) (LSR4) | Reading the LSR | | 0 | 1 | 0 | 0 | 2 | Received Data<br>Available | Received Data Available (LSR0) or<br>RX FIFO Trigger Level (FCR6-<br>FCR7) Reached 1 | Reading the RX Buffer or the RX FIFO drops below the Trigger Level | | 1 | 1 | 0 | 0 | 2 | Character Time-out Indication 1 | The RX FIFO contains at least 1 character and no characters have been removed from or input to the RX FIFO during the last 4 character times. | Reading the RX Buffer | | 0 | 0 | 1 | 0 | 3 | TX Buffer Empty | TX Buffer Empty | Reading the IIR or writing to the TX Buffer | | 0 | 0 | 0 | 0 | 4 | Modem Status | Delta CTS (DCTS) (MSR0),<br>Delta DSR (DDSR) (MSR1),<br>Trailing Edge Ring Indicator (TERI)<br>(MSR3), or Delta DCD (DCD)<br>(MSR4) | Reading the MSR | | Notes:<br>1. FIF | Notes: 1. FIFO Mode only. | | | | | | | #### 5.2.4 LCR - Line Control Register (Addr = 3) The Line Control Register (LCR) specifies the format of the asynchronous data communications exchange. #### Bit 7 Divisor Latch Access Bit (DLAB). This bit must be set to a 1 to access the Divisor latch registers during a read or write operation. It must be reset to a 0 to access the Receiver Buffer, the Transmitter Buffer, or the Interrupt Enable Register. #### Bit 6 Set Break. When bit 6 is a 1, the transmit data is forced to the break condition, i.e., space (0) is sent. When bit 6 is a 0, break is not sent. The Set Break bit acts only on the transmit data and has no effect on the serial in logic. #### Bit 5 Stick Parity. When parity is enabled (LCR3 = 1) and stick parity is selected (LCR5 = 1), the parity bit is transmitted and checked by the receiver as a 0 if even parity is selected (LCR4 = 1) or as a 1 if odd parity is selected (LCR4 = 0). When stick parity is not selected (LCR3 = 0), parity is transmit and checked as determined by the LCR3 and LCR4 bits. #### Bit 4 Even Parity Select (EPS). When parity is enabled (LCR3 = 1) and stick parity is not selected (LCR5 = 0), the number of 1s transmitted or checked by the receiver in the data word bits and parity bit is either even (LCR4 = 1) or odd (LCR4 = 0). #### Bit 3 Enable Parity (PEN). When bit 3 is a 1, a parity bit is generated in the serial out (transmit) data stream and checked in the serial in (receive) data stream as determined by the LCR 4 and LCR5 bits. The parity bit is located between the last data bit and the first stop bit. #### Bit 2 Number of Stop Bits (STB). This bit specifies the number of stop bits in each serial out character. If bit 2 is a 0, one stop bit is generated regardless of word length. If bit 2 is a 1 and 5-bit word length is selected, one and one-half stop bits are generated. If bit 2 is a 1 and a 6-, 7-, or 8-bit word length is selected, two stop bits are generated. The serial in logic checks the first stop bit only, regardless of the number of stop bits selected. #### Bits 1-0 Word Length Select (WLS0 and WLS1). These two bits specify the number of bits in each serial in or serial out character. The encoding of bits 0 and 1 is: | Bit 1 | Bit 0 | Word Length | |-------|-------|------------------------| | 0 | 0 | 5 Bits (Not supported) | | 0 | 1 | 6 Bits (Not supported) | | 1 | 0 | 7 Bits | | 1 | 1 | 8 Bits | #### 5.2.5 MCR - Modem Control Register (Addr = 4) The Modem Control Register (MCR) controls the interface with the modem or data set. #### Bit 7-5 Not used. Always 0. #### Bit 4 Local Loopback. When this bit is set to a 1, the diagnostic mode is selected and the following occurs: - 1. Data written to the Transmit Buffer is looped back to the Receiver Buffer. - 2. The DTS (MCR0), RTS (MCR1), Out1 (MCR2), and Out2 (MCR3) modem control register bits are internally connected to the DSR (MSR5), CTS (MSR4), RI (MSR6), and DCD (MSR7) modem status register bits, respectively. #### Bit 3 Output 2. When this bit is a 1, HINT is enabled. When this bit is a 0, HINT is in the high impedance state. #### Bit 2 Output 1. This bit is used in local loopback (see MCR4). #### Bit 1 Request to Send (RTS). This bit controls the Request to Send (RTS) function. When this bit is a 1, RTS is on. When this bit is a 0, RTS is off. #### Bit 0 Data Terminal Ready (DTR). This bit controls the Data Terminal Ready (DTR) function. When this bit is a 1, DTR is on. When this bit is a 0, DTR is off. ## 5.2.6 LSR - Line Status Register (Addr = 5) This 8-bit register provides status information to the host concerning data transfer. #### Bit 7 RX FIFO Error. In the 16450 mode, this bit is not used and is always 0. In the FIFO mode, this bit is set if there are one or more characters in the RX FIFO with a parity error, framing error, or break indication detected. This bit is reset to a 0 when the host reads the LSR and none of the above conditions exist in the RX FIFO. ### Bit 6 Transmitter Empty (TEMT). This bit is set to a 1 whenever the TX Buffer (THR) and equivalent of the Transmitter Shift Register (TSR) are both empty. It is reset to a 0 whenever either the THR or the equivalent of the TSR contains a character. In the FIFO mode, this bit is set to a 1 when ever the TX FIFO and the equivalent of the TSR are both empty. #### Bit 5 Transmitter Holding Register Empty (THRE) [TX Buffer Empty]. This bit, when set, indicates that the TX Buffer is empty and the modem can accept a new character for transmission. In addition, this bit causes the modem to issue an interrupt to the host when the Transmit Holding Register Empty Interrupt Enable bit (IIR1) is set to 1. The THRE bit is set to a 1 when a character is transferred from the TX Buffer. The bit is reset to 0 when a byte is written into the TX Buffer by the host. In the FIFO mode, this bit is set when the TX FIFO is empty; it is cleared when at least one byte is in the TX FIFO. #### Bit 4 Break Interrupt (BI). This bit is set to a 1 whenever the received data input is a space (logic 0) for longer than two full word lengths plus 3 bits. The BI bit is reset when the host reads the LSR. #### Bit 3 Framing Error (FE). This bit indicates that the received character did not have a valid stop bit. The FE bit is set to a 1 whenever the stop bit following the last data bit or parity bit is detected as a logic o (space). The FE bit is reset to a 0 when the host reads the LSR. In the FIFO mode, the error indication is associated with the particular character in the FIFO it applies to; the FE bit is set to a 1 when this character is loaded into the RX Buffer #### Bit 2 Parity Error (PE). This bit indicates that the received data character in the RX Buffer does not have the correct even or odd parity, as selected by the Even Parity Select bit (LCR4) and the Stick Parity bit (LCR5). The PE bit is reset to a 0 when the host reads the LSR. In the FIFO mode, the error indication is associated with the particular character in the it applies to; the PE bit is set to a 1 when this character is loaded into the RX Buffer. #### Bit 1 Overrun Error (OE). This bit is set to a 1 whenever received data is loaded into the RX Buffer before the host has read the previous data from the RX Buffer. The OE bit is reset to a 0 when the host reads the LSR. In the FIFO mode, if data continues to fill beyond the trigger level, an overrun condition will occur only if the RX FIFO is full and the next character has been completely received. #### Bit 0 Receiver Data Ready (DR). This bit is set to a 1 whenever a complete incoming character has been received and has been transferred into the RX Buffer. The DR bit is reset to a 0 when the host reads the RX Buffer. In the FIFO mode, the DR bit is set when the number of received data bytes in the RX FIFO equals or exceeds the trigger level specified in FCR0-FCR1. #### 5.2.7 MSR - Modem Status Register (Addr = 6) The Modem Status Register (MSR) reports current state and change information of the modem. Bits 4-7 supply current state and bits 0-3 supply change information. The change bits are set to a 1 whenever a control input from the modem changes state from the last MSR read by the host. Bits 0-3 are reset to 0 when the host reads the MSR or upon reset. Whenever bits 0, 1, 2, or 3 are set to a 1, a Modem Status Interrupt (IIR0-IIR3 = 0) is generated. #### Bit 7 Data Carrier Detect (DCD). This bit indicates the logic state of the DCD# (RLSD#) output. If Loopback is selected (MCR4 = 1), this bit reflects the state of the Out2 bit in the MCR (MCR3). #### Bit 6 Ring Indicator (RI). This bit indicates the logic state of the RI# output. If Loopback is selected (MCR4 = 1), this bit reflects the state of the Out1 bit in the MCR (MCR2). #### Bit 5 Data Set Ready (DSR). This bit indicates the logic state of the DSR# output. If Loopback is selected (MCR4 = 1), this bit reflects the state of the DTR bit in the MCR (MCR0). #### Bit 4 Clear to Send (CTS). This bit indicates the logic state of the CTS# output. If Loopback is selected (MCR4 = 1), this bit reflects the state of the RTS bit in the MCR (MCR1). #### Bit 3 Delta Data Carrier Detect (DDCD). This bit is set to a 1 when the DCD bit changes state since the MSR was last read by the host. #### Bit 2 Trailing Edge of Ring Indicator (TERI). This bit is set to a 1 when the RI bit changes from a 1 to a 0 state since the MSR was last read by the host. #### Bit 1 Delta Data Set Ready (DDSR). This bit is set to a 1 when the DSR bit has changed since the MSR was last read by the host. #### Bit 0 Delta Clear to Send (DCTS). This bit is set to a 1 when the CTS bit has changed since the MSR was last read by the host. #### 5.2.8 RBR - RX Buffer (Receiver Buffer Register) (Addr = 0, DLAB = 0) The RX Buffer (RBR) is a read-only register at location 0 (with DLAB = 0). Bit 0 is the least significant bit of the data, and is the first bit received. #### 5.2.9 THR - TX Buffer (Transmitter Holding Register) (Addr = 0, DLAB = 0) The TX Buffer (THR) is a write-only register at address 0 when DLAB = 0. Bit 0 is the least significant bit and the first bit sent. ## 5.2.10 Divisor Registers (Addr = 0 and 1, DLAB = 1) The Divisor Latch LS (least significant byte) and Divisor Latch MS (most significant byte) are two read-write registers at locations 0 and 1 when DLAB = 1, respectively. The baud rate is selected by loading each divisor latch with the appropriate hex value. Programmable values corresponding to the desired baud rate are listed in Table 5-3. ### 5.2.11 SCR - Scratch Register (Addr = 7) The Scratchpad Register is a read-write register at location 7. This register is not used by the modem and can be used by the host for temporary storage. | Divisor La | tch (Hex) | | | |------------|-----------|-------------------|-----------| | MS | LS | Divisor (Decimal) | Baud Rate | | 06 | 00 | 1536 | 75 | | 04 | 17 | 1047 | 110 | | 03 | 00 | 768 | 150 | | 01 | 80 | 384 | 300 | | 00 | C0 | 192 | 600 | | 00 | 60 | 96 | 1200 | | 00 | 30 | 48 | 2400 | | 00 | 18 | 24 | 4800 | | 00 | 0C | 12 | 9600 | | 00 | 06 | 6 | 19200 | | 00 | 04 | 4 | 28800 | | 00 | 03 | 3 | 38400 | | 00 | 02 | 2 | 57600 | | 00 | 01 | 1 | 115200 | | 00 | 00 | NA | 230400 | Table 5-3. Programmable Baud Rates ## 5.3 Receiver FIFO Interrupt Operation #### 5.3.1 Receiver Data Available Interrupt When the FIFO mode is enabled (FCR0 = 1) and receiver interrupt (RX Data Available) is enabled (IER0 = 1), receiver interrupt operation is as follows: - 1. The Receiver Data Available Flag (LSR0) is set as soon as a received data character is available in the RX FIFO. LSR0 is cleared when the RX FIFO is empty. - 2. The Receiver Data Available interrupt code (IIR0-IIR4 = 4h) is set whenever the number of received data bytes in the RX FIFO reaches the trigger level specified by FCR6-FCR7 bits; it is cleared whenever the number of received data bytes in the RX FIFO drops below the trigger level specified by FCR6-FCR7 bits. - 3. The HINT interrupt is asserted whenever the number of received data bytes in the RX FIFO reaches the trigger level specified by FCR6-FCR7 bits. HINT interrupt is de-asserted when the number of received data bytes in the RX FIFO drops below the trigger level specified by FCR6-FCR7 bits. ## **5.3.2** Receiver Character Timeout Interrupts When the FIFO mode is enabled (FCR0 = 1) and receiver interrupt (Receiver Data Available) is enabled (IER0 = 1), receiver character timeout interrupt operation is as follows: 1. A Receiver character timeout interrupt code (IIR0-IIR3 = Ch) is set if at least one received character is in the RX FIFO, the most recent received serial character was longer than four continuous character times ago (if 2 stop bits are specified, the second stop bit is included in this time period), and the most recent host read of the RX FIFO was longer than four continuous character times ago. ## 5.4 Transmitter FIFO Interrupt Operation ### **5.4.1** Transmitter Empty Interrupt When the FIFO mode is enabled (FCR0 = 1) and transmitter interrupt (TX Buffer Empty) is enabled (IER0 = 1), transmitter interrupt operation is as follows: - 1. The TX Buffer Empty interrupt code (IIR0-IIR3 = 2h) will occur when the TX Buffer is empty; it is cleared when the TX Buffer is written to (1 to 16 characters) or the IIR is read. - 2. The TX Buffer Empty indications will be delayed 1 character time minus the last stop bit time whenever the following occur: THRE = 1 and there have not been at least two bytes at the same time in the TX FIFO Buffer since the last setting of THRE was set. The first transmitter interrupt after setting FCR0 will be immediate. # **NOTES** #### www.conexant.com General Information: U.S. and Canada: (800) 854-8099 International: (949) 483-6996 Headquarters – Newport Beach 4311 Jamboree Rd. Newport Beach, CA. 92660-3007