# BIPOLAR DIGITAL INTEGRATED CIRCUIT $\mu PB1504GR$ ## 1.1 GHz LOW-POWER TWO-MODULUS PRESCALER ÷64/65, ÷128/129 FOR MOBILE TELEPHONE #### **DESCRIPTION** $\mu$ PB1504GR is a 64/65, 128/129 two modulus prescaler to construct pulse swallow type PLL frequency synthesizer for 800 MHz to 900 MHz mobile telephone. This IC is manufactured using latest high speed bipolar process. This process reduces stray capacitance of internal transistor and wirings to achieve low current consumption. For this reason, $\mu$ PB1504GR is suitable for battery-operated telephone systems. #### **FEATURES** High toggle frequency : 0.5 GHz to 1.1 GHz Supply voltage : Vcc = VRFG = 2.7 to 3.6 V Low current consumption: 2.4 mATYP. @3.3 V spec. (1.9 mATYP. @3.0 V reference data) Palse swallow control : ÷64/65, ÷128/129 High input frequency : -19 dBm to +4 dBm #### ORDER INFORMATION | ORDER NUMBER | PACKAGE | SUPPLYING FORM | |--------------|--------------------------------|-------------------------------------------------------------------------------| | μPB1504GR-E1 | 8 pin plastic SOP<br>(225 mil) | Embossed tape 12 mm wide. QTY 2.5 k/reel Pin 1 is in tape pull-out direction. | | μPB1504GR-E2 | | Embossed tape 12 mm wide. QTY 2.5 k/reel Pin 1 is in tape roll-in direction. | **Remarks** To order evaluation samples, please contact your local NEC sales office. (Order number: $\mu PB1504GR$ ) #### PIN ASSIGNMENT #### INTERNAL BLOCK DIAGRAM Caution: Electro-static sensitive devices Document No. P10945EJ1V0DS00 (Previous No. ID-3563) Date Published February 1996 P Printed in Japan #### **SELECTOR GUIDE** | TYPE | PART NUMBER | DIVIDE RATIO | Vcc (V) | Icc (mA) | fin (GHz) | Vin (dBm) | PACKAGE | |---------|--------------|----------------|------------|----------|------------|-----------|-----------| | 1.1 GHz | μPB1504GR | 64/65, 128/129 | 2.7 to 3.6 | 2.4 | 0.5 to 1.1 | -19 to +4 | 8 pin SOP | | 1.7 GHZ | μPB1502GR | 64/65, 128/129 | 2.7 to 3.3 | 6.7 | 0.5 to 1.7 | −15 to −6 | 8 pin SOP | | 2.0 GHz | μPB1502GR(1) | 64/65, 128/129 | 2.7 to 3.3 | 6.7 | 0.5 to 2.0 | −15 to −1 | 8 pin SOP | **Note** The above table lists the typical performance to compare similar ICs. Please refer to ELECTRIC CHARACTERISTICS of each IC's data sheet. #### SYSTEM APPLICATION EXAMPLE #### Digital cellular phone #### **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | SYMBOL | RATINGS | UNIT | CONDITIONS | |---------------------|--------|--------------|------|---------------------------------------------------------------------------------------------------------------| | Supply Voltage | Vcc | -0.5 to +4.5 | V | T <sub>A</sub> = +25 °C | | Regulator Pin Bias | VREG | 0 to Vcc | V | T <sub>A</sub> = +25 °C | | Input Voltage | Vin | -0.5 to Vcc | V | T <sub>A</sub> = +25 °C | | Power Dissipation | Po | 250 | mW | Mounted on double sided copper clad $50 \times 50$ $\times$ 1.6 mm epoxy glass PWB at T <sub>A</sub> = +85 °C | | Storage Temperature | Тѕтс | -55 to +125 | °C | | #### RECOMMMENDED OPERATING RANGE | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | |-------------------------|--------|------|------|------|-------------| | Supply Voltage | Vcc | 2.7 | 3.0 | 3.6 | > | | Regulator Pin Bias | VREG | 2.7 | Vcc | Vcc | <b>&gt;</b> | | Output Load Capacitance | C∟ | _ | _ | 10 | pF | | Operation Temperature | TA | -30 | _ | +85 | ,C | #### **ELECTRICAL CHARACTERISTICS** (Vcc = $V_{REG}$ = 2.7 to 3.6 V, $T_A$ = -30 to +85 °C; Unless otherwise specified) | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | CONDITIONS | |---------------------------------|--------|---------|------|---------|------------------|-----------------------------------| | Circuit Current @÷64/65 | Icc | _ | 2.47 | 3.22 | mA | Vcc = Vreg = 3.3 V<br>Ta = +25 °C | | Circuit Current @÷128/129 | | _ | 2.24 | 2.93 | | No input signals | | Output Voltage Swing | Vo | 0.65 | 0.9 | _ | V <sub>P-P</sub> | fin = 1.1 GHz | | Response Input frequency | fin | 0.5 | _ | 1.1 | GHz | CL = 10 pF | | Input Power Sensitivity | Vin | -19 | _ | +4 | dBm | fin = 800 MHz to 1.1 GHz | | | | -14 | | +4 | | fin = 500 MHz | | Modulus Control Input High | ViH | 0.8 Vcc | | _ | V | 6 pin (M) | | Modulus Control Input Low | VIL | | | 0.2 Vcc | V | | | Divide Ratio Control Input High | ViH | Vcc | | V | 3 pin (SW) | | | Divide Ratio Control Input Low | VIL | | OPEN | | ٧ | | | Modulus Setup Time | tset | _ | 27 | 33 | ns | ÷ 64/65, CL = 10 pF | **NOTICE**: Following figure shows relation between RESPONSE INPUT FREQUENCY and INPUT POWER SENSITIVITY 3 #### PIN DESCRIPTIONS | PIN NO. | SYMBOL | ASSIGNMENT | | FUNCTIONS AND EXPLANATION | | | | | |---------|--------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---|---------------------------|-------|--| | 1 | IN | Frequency input pin | Input frequency from an external VCO output. Must be coupled with capacitor (e.g. 1 000 pF) for DC cut. | | | | | | | 2 | Vcc | Power supply pin | Supply voltage 2.7 to 3.6 V for operation. Must be connected bypass capacitor (e.g. 1 000 pF) to minimize ground impedance. | | | | | | | 3 | sw | Divided ratio control input pin | Divided ratio and modulus control can be governed by following input data to these pins. | | | | | | | 6 | М | Modulus control input pin (pulse swallow | M | | | | | | | | | control pin) | | | | Н | L | | | | | | | sw | Н | 1/64 | 1/65 | | | | | | | | L | 1/128 | 1/129 | | | | | | | | | | | | | 4 | OUT | Divided frequency output pin | This frequency output can be interfaced to CMOS PLL, because of 0.65 Vp-p MIN. output swing on high-impedance. This output triggers with negative edge. | | | | | | | 5 | GND | Ground pin | Must be connected to the system ground with minimum inductance. Ground pattern on the board should be formed as wide as possible. (Track length should be kept as short as possible). | | | | | | | 7 | VREG | Regulator bias pin | This pin controls regulator circuit. Relation between supply bias and operation is shown below. | | | | | | | | | | Operation | | | | | | | | | | | VREG | Н | ON | | | | | | | | | L | OFF | = | | | 8 | ĪN | Frequency-input<br>bypass input | Must be connected bypass capacitor (e.g. 1 000 pF) to minimize ground impedance. | | | 00 pF) to minimize ground | | | #### **TEST CIRCUIT** SYNTHESIZDE SIGNAL SOURCE \*1 MICROWARE FREQUENCY COUNTER \*2 #### SCHEMATIC EXAMPLE FOR APPLICATION OF $\mu PB1504GR$ The application circuits and their parameters are for references only and are not intended for use in actual design-in's. To know the real application circuits, please refer to PLL synthesizer LSI's documentations (e.g. $\mu$ PD3160GS). #### TEST CIRCUIT ASSEMBLED ON EVALUATION BOARD #### COMMENT LIST | No. | Value | |---------|----------| | C1 to 6 | 1 000 pF | | R1 | 50 Ω | Note (\*1) $50 \times 50 \times 0.4$ mm double copper clad polyimide board (\*2) Backside: GND (\*3) Solder plated on pattern (\*4) OO: Through holes #### TYPICAL CHARACTERISTICS ### CIRCUIT CURRENT vs. REGULATOR VOLTAGE (Vcc = 3 V) #### **INPUT POWER vs. FREQUENCY** #### **INPUT POWER vs. FREQUENCY** #### **INPUT POWER vs. FREQUENCY** \* Guaranteed Operating Window #### 8 PIN PLASTIC SOP (225 mil) #### NOTE Each lead centerline is located within 0.12 mm (0.005 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|------------------------|---------------------------| | A | 5.37 MAX. | 0.212 MAX. | | В | 0.78 MAX. | 0.031 MAX. | | С | 1.27 (T.P.) | 0.050 (T.P.) | | D | $0.40^{+0.10}_{-0.05}$ | $0.016^{+0.004}_{-0.003}$ | | Е | 0.1±0.1 | 0.004±0.004 | | F | 1.8 MAX. | 0.071 MAX. | | G | 1.49 | 0.059 | | Н | 6.5±0.3 | 0.256±0.012 | | I | 4.4 | 0.173 | | J | 1.1 | 0.043 | | K | $0.15^{+0.10}_{-0.05}$ | $0.006^{+0.004}_{-0.002}$ | | L | 0.6±0.2 | $0.024^{+0.008}_{-0.009}$ | | М | 0.12 | 0.005 | | N | 0.10 | 0.004 | | Р | 3°+7°<br>-3° | 3°+7° | S8GM-50-225B-4 #### NOTE ON CURRENT USE - (1) Observe precautions for handling because of electro-static sensitive devices. - (2) Form a ground pattern as wide as possible to minimize ground impedance (to prevent undesired operation). - (3) Keep the wiring length of the ground pins as short as possible. - (4) Connect a bypass capacitor (e.g. 1 000 pF) to the Vcc pin. #### RECOMMENDED SOLDERING CONDITIONS This product should be soldered in the following recommended conditions. Other soldering methods and conditions than the recommended conditions are to be consulted with our sales representatives. #### $\mu$ PB1504GR | SOLDERING METHOD | SOLDERING CONDITIONS | RECOMMENDED<br>CONDITION SYMBOL | |---------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared ray reflow | Package peak temperature: 230 °C,<br>Hour: within 30 s. (more than 210 °C),<br>Time: 2 times, Limited days: no.* | IR30-00-2 | | VPS | Package peak temperature: 215 °C,<br>Hour: within 40 s. (more than 200 °C),<br>Time: 1 time, Limited days: no.* | VP15-00-1 | | Wave soldering | Soldering tub temperature: less than 260 °C,<br>Hour: within 10 s.<br>Time: 1 time, Limited days: no. | WS60-00-1 | | Pin part heating | Pin are temperature: less than 300 °C,<br>Hour: within 2 s.<br>Limited days: no.* | | <sup>\*:</sup> It is the storage days after opening a dry pack, the storage conditions are 25 °C, less than 65 % RH. Note The combined use of soldering method is to be avoided (However, except the pin area heating method) For details of recommended soldering conditions for surface mounting, refer to information document SEMI-CONDUCTOR DEVICE MOUNTING TECHNOLOGY MANUAL (C10535EJ7V0IF00).