### **New Product** ## Multi-Output, Individual On/Off Control Power-Supply Controller ### **FEATURES** - Up to 95% Efficiency - ±3% Total Regulation (Line, Load and Temperature) - 5.5-V to 30-V Input Voltage Range - 3.3-V, 5-V, and Adjustable 5- to 12-V Outputs - Individual ON/OFF Control for 3.3 V and 5 V - 300-kHz Low-Noise Fixed Frequency Operation - Precision 3.3-V Reference Output - 5-V/30-mA Linear Regulator Output - High Efficiency Pulse Skipping Mode Operation at Light Load - Only Three Inductors Required—No Transformer - LITTLE FOOT® Optimized Output Drivers - Internal Soft-Start - Minimal External Control Components - 28-Pin SSOP Package - Output Overvoltage Protection - Output Undervoltage Shutdown - Power-Good Output (RESET) ### **APPLICATIONS** - Notebook and Subnotebook Computers - PDAs and Mobile Communicators - Portable Display - Multimedia Set-Top Box - Telecommunications Infrastructure - Network Equipment - Distributed Power Conversion ### **DESCRIPTION** The Si9138 is a current-mode PWM and PSM converter controller, with two synchronous buck controllers (3.3 V and 5 V) and an adjustable Buck-Boost controller whose output can be set between 5 and 12 V with an external resistor divider. Designed for portable devices, it offers a total of five power outputs (three tightly regulated dc/dc converter outputs, a precision 3.3-V reference and a 5-V LDO output) and includes pre-programmed power-up seauencina. power-good signal with delay, internal frequency compensation networks and automatic boot-strapping. It requires minimum external components and is capable of achieving conversion efficiencies approaching 95%. The Si9138 is available in a 28-pin SSOP package and specified to operate over the extended commercial (0°C to 90°C) temperature range. ### **FUNCTIONAL BLOCK DIAGRAM** ### **New Product** ### **ABSOLUTE MAXIMUM RATINGS** | $V_{\text{IN}}$ to GND | |------------------------------------------------------------------------------------------------------------------------------------------| | $P_{\mbox{\footnotesize GND}}$ to $\mbox{\footnotesize GND}$ | | $V_L$ to GND | | BST3, BST5, BSTFY to GND $$ –0.3 V to +36 V $$ | | $V_L \text{Short to GND} \dots $ | | LX3 to BST3; LX5 to BST5; LXFY to BSTFY $\dots -6.5$ V to 0.3 V | | Inputs/Outputs to GND | | (CS3, CS5, CSP, CSN) $\dots \dots \dots$ | | RESET, ON3, ON50.3 V to +5.5 V | | DL3, DL5, DLFY to PGND $\dots \dots -0.3 \ \text{V}$ to (V $_L$ +0.3 V) | | DH3 to LX <sub>3</sub> , DH5 to LX <sub>5</sub> ,<br>DHFY to LXFY $-0.3$ V to (BSTx +0.3 V) | |---------------------------------------------------------------------------------------------| | Continuous Power Dissipation (T <sub>A</sub> = 70°C) <sup>a</sup> | | 28-Pin SSOP <sup>b</sup> | | Operating Temperature Range $$ | | Storage Temperature Range –40°C to 125°C | | Lead Temperature (Soldering, 10 Sec.) | | | - Notes a. Device mounted with all leads soldered or welded to PC board. b. Derate 9.52 mW/°C above 70°C. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | | Test Conditions $V_{IN} = 15 \text{ V} \text{ , } I_{VL} = I_{REF} = 0 \text{ mA} $ $T_A = 0^{\circ}\text{C} \text{ to } 90^{\circ}\text{C} \text{, All Controllers ON}$ | Limits | | | | | |---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------------------|------|--| | Parameter | | Min <sup>a</sup> | Typb | Max <sup>a</sup> | Unit | | | 3.3-V Buck Controller | | • | • | • | | | | Total Regulation (Line, Load, and Temperature) | $V_{IN} = 6 \text{ to } 30 \text{ V}, \ \ 0 < V_{CS3} - V_{FB3} < 90 \text{ mV}$ | 3.22 | 3.32 | 3.42 | V | | | Line Regulation | V <sub>IN</sub> = 6 to 30 V | | | ±0.5 | | | | Load Regulation | $0 < V_{CS3} - V_{FB3} < 90 \text{ mV}$ | | | ±0.5 | - % | | | Current Limit | V <sub>CS3</sub> – V <sub>FB3</sub> | 90 | 125 | 160 | mV | | | Bandwidth | L = 10 μH, C = 330 μF | | 50 | | kHz | | | Phase Margin | $R_{SENSE} = 20 \text{ m}\Omega$ | | 65 | | 0 | | | 5-V Buck Controller | | • | • | • | • | | | Total Regulation (Line, Load, and Temperature) | $V_{IN} = 6 \text{ to } 30 \text{ V}, \ \ 0 < V_{CS5} - V_{FB5} < 90 \text{ mV}$ | 4.87 | 5.02 | 5.17 | V | | | Line Regulation | V <sub>IN</sub> = 6 to 30 V | | | ±0.5 | - | | | Load Regulation | $0 < V_{CS5} - V_{FB5} < 90 \text{ mV}$ | | | ±0.5 | - % | | | Current Limit | V <sub>CS5</sub> – V <sub>FB5</sub> | 90 | 125 | 160 | mV | | | Bandwidth | L = 10 μH, C = 330 μF | | 50 | | kHz | | | Phase Margin | $R_{SENSE} = 20 \text{ m}\Omega$ | | 65 | | ٥ | | | 5- to 12-V Buck-Boost Controller | | | | | | | | Total Regulation (Line, Load, and Temperature) Output Voltage Set to 12 V | $V_{IN}$ = 6 to 30 V, 0 < $V_{CSP} - V_{CSN}$ < 300 mV<br>$R_5$ = 26.4 k $\Omega$ , $R_6$ = 10 k $\Omega$ (See Figure 1) | 11.4 | 12.0 | 12.6 | ٧ | | | Line Regulation | $V_{IN} = 6 \text{ to } 30 \text{ V}$ | | | ±0.5 | 0/ | | | Load Regulation | $0 < V_{CSP} - V_{FBN} < 300 \text{ mV}$ | | | ±0.5 | - % | | | Current Limit | V <sub>CSP</sub> - V <sub>CSN</sub> | 330 | 410 | 500 | mV | | | Bandwidth | L = 10 μH, C = 100 μF | | 10 | | kHz | | | Phase Margin | $R_{SENSE} = 100 \text{ m}\Omega$ , $C_{comp} = 120 \text{ pF}$ | | 65 | | ٥ | | | Internal Regulator | | • | • | • | • | | | V <sub>L</sub> Output | All Controllers OFF, V <sub>IN</sub> >5.5 V, 0 <i<sub>L &lt;30 mA</i<sub> | 4.7 | | 5.5 | | | | V <sub>L</sub> Fault Lockout Voltage | V <sub>L</sub> Falling Edge | 3.6 | | 4.2 | | | | V <sub>L</sub> Fault Lockout Hysteresis | | | 75 | | mV | | | V <sub>L</sub> /FB5 Switchover Voltage | FB <sub>5</sub> Rising Edge | 4.2 | | 4.7 | V | | | V <sub>L</sub> /FB5 Switchover Hysteresis | | | 75 | | mV | | ### **New Product** # Vishay Siliconix | SPECIFICATIONS | | | | | | |----------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------|--------|------------------|------| | | Test Conditions | | Limits | | T | | Parameter | $V_{IN}$ = 15 V , $I_{VL}$ = $I_{REF}$ = 0 mA $T_A$ = 0°C to 90°C, All Controllers ON | Min <sup>a</sup> | Typb | Max <sup>a</sup> | Unit | | Reference | • | • | • | • | | | REF Output | No External Load | 3.24 | 3.30 | 3.36 | V | | REF Load Regulation | 0 to 1 mA | | 30 | 75 | mV | | Supply Current | • | • | | | | | Supply Current – Shutdown | All Converters OFF, No Load | | 25 | 60 | Τ. | | Supply Current – Operation | All Controllers ON, No Load, f <sub>OSC</sub> = 300 kHz | | 1100 | 1800 | μΑ | | Oscillator | | | | | | | Oscillator Frequency | | 270 | 300 | 330 | kHz | | Maximum Duty Cycle | | 92 | 95 | | % | | Fault Detection 3.3-V and 5-V Outpu | uts | • | • | • | • | | Overvoltage Trip Threshold | With Respect To Unloaded Output Voltage | 6 | 10 | 14 | % | | Overvoltage-Fault Propagation Delay | CS3 or CS5 Driven 2% Above Overvoltage Trip<br>Threshold | | 1.5 | | μs | | Output Undervoltage Threshold | With Respect to Unloaded Output Voltage | -40 | -50 | -20 | % | | Output Undervoltage Lockout Time | From each SMPS Enabled | 16 | 20 | 24 | ms | | RESET | • | • | | | | | RESET Start Threshold | With Respect To Unloaded Output Voltage<br>Rising Edge | | -5.5 | | % | | RESET Propagation Delay (Falling) | Falling Edge, FB3 or FB5 Driven 2% Above Overvol-<br>tage or 2% Below Undervoltage Lockout Thresholds | | 1.5 | | μS | | RESET Delay Time (Rising) | With Respect to 2nd SMPS Lockout Time Done | 92 | 107 | 122 | ms | | Inputs and Outputs | | | | | | | Feedback Input Leakage Current | FBFY = 3.3 V | | | 1 | Π. | | Input Leakage Current | ON3, ON5, $V_{IN} = 0 \text{ V or } V_{L}$ | | | ±1 | μΑ | | Gate Driver Sink/Source Current (Buck) | DL3, DH3, DL5, DH5 Forced to 2 V | | 1 | | Α | | Gate Driver On-Resistance (Buck) | High or Low | | 2 | 7 | Ω | | Gate Driver Sink/Source Current (Buck-Boost) | DHFY, DLFY Forced to 2 V | | 0.2 | | А | | Gate Driver On-Resistance (Buck-Boost) | High or Low | | | 15 | Ω | | RESET Output Low Voltage | RESET, I <sub>SINK</sub> = 4 mA | | | 0.4 | V | | RESET Output High Leakage | RESET = 5 V | | | 1 | μΑ | | ON3, ON5 | | | | | | | Logic Low | V <sub>IL</sub> | | | 0.8 | V | | Logic High | V <sub>IH</sub> | 2.4 | | | V | Notes a. The algebraic convention is used whereby the most negative value is a minimum and the most positive a maximum. b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing, and are measured at T<sub>A</sub> = 25°C. ## **New Product** ## PIN CONFIGURATION | | i | | 1 | | |--------|----|----------|----|-----------------| | RESET | 1 | | 28 | $CS_3$ | | FBFY | 2 | | 27 | $FB_3$ | | BSTFY | 3 | | 26 | $DH_3$ | | DHFY | 4 | | 25 | $LX_3$ | | LXFY | 5 | | 24 | $BST_3$ | | DLFY | 6 | | 23 | $DL_3$ | | CSP | 7 | SSOP-28 | 22 | $V_{\text{IN}}$ | | CSN | 8 | Top View | 21 | $V_{L}$ | | COMP | 9 | | 20 | FB <sub>5</sub> | | GND | 10 | | 19 | PGND | | REF | 11 | | 18 | $DL_5$ | | ON3 | 12 | | 17 | $BST_5$ | | ON5 | 13 | | 16 | $LX_5$ | | $CS_5$ | 14 | | 15 | $\mathrm{DH}_5$ | | | | | - | | | ORDERING INFORMATION | | | | |----------------------|-------------------|---------------------------|--| | Part Number | Temperature Range | V <sub>OUT</sub> | | | Si9138LG | 0 to 90°C | 3.3 V, 5 V, 5 to 12 V ADJ | | | Evaluation Board | Temperature Range | Board Type | |------------------|-------------------|---------------| | Si9138DB | 0 to 90°C | Surface Mount | | Pin | Symbol | Description | |-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | RESET | Open drain NMOS output active-low timed reset output. RESET swings GND to V <sub>L</sub> . Goes high after a fixed 32,000 clock cycle delay following proper power-up of all supply outputs indicating Power_Good. | | 2 | FBFY | Feedback for Buck-Boost controller. Normally connected to an external resistor divider used to set the Buck-Boost output voltage. | | 3 | BSTFY | Boost capacitor connection for Buck-Boost controller. | | 4 | DHFY | Gate-drive output for Buck-Boost high-side MOSFET. | | 5 | LXFY | Inductor connection for Buck-Boost controller. | | 6 | DLFY | Gate-drive output for Buck-Boost low-side MOSFET. | | 7 | CSP | Current sense positive input for Buck-Boost controller. | | 8 | CSN | Current sense negative input for Buck-Boost controller. | | 9 | COMP | Buck-Boost compensation connection, if required. | | 10 | GND | Analog ground. | | 11 | REF | 3.3-V internal reference. | | 12 | ON3 | Logic High enables the 3.3 V controller. | | 13 | ON5 | Logic High enables the 5 V and the 5-12 V adjustable controllers | | 14 | CS <sub>5</sub> | Current sense input for 5-V buck controller. | | 15 | DH <sub>5</sub> | Gate-drive output for 5-V buck high-side MOSFET. | | 16 | LX <sub>5</sub> | Inductor connection for buck 5-V. | | 17 | BST <sub>5</sub> | Boost capacitor connection for 5-V buck controller. | | 18 | DL <sub>5</sub> | Gate-drive output for 5-V buck low-side MOSFET. | | 19 | PGND | Power ground. | | 20 | FB <sub>5</sub> | Feedback for 5-V buck. | | 21 | $V_{L}$ | 5-V logic supply voltage for internal circuitry. | | 22 | $V_{IN}$ | Input voltage | | 23 | DL <sub>3</sub> | Gate-drive output for 3.3-V buck low-side MOSFET. | | 24 | BST <sub>3</sub> | Boost capacitor connection for 3.3-V buck controller. | | 25 | LX <sub>3</sub> | Inductor connection for 3.3-V buck low-side MOSFET. | | 26 | DH <sub>3</sub> | Gate-drive output for 3.3-V buck high-side MOSFET. | | 27 | FB <sub>3</sub> | Feedback for 3.3-V buck. | | 28 | CS <sub>3</sub> | Current sense input for 3.3-V buck. | TYPICAL CHARACTERISTICS (25°C UNLESS NOTED) ### Efficiency vs. 5- to 12-V Adjustable Output Current (Output Set to 12 V) **New Product** ### **New Product** ### **TYPICAL WAVEFORMS** **TYPICAL WAVEFORMS** ### **PSM to PWM 3-V Converter** ### PWM to PSM 3-V Converter # 250-mA Transient Adjustable Converter (Output Set To 12 V) **New Product** Document Number: 71446 S-20642-Rev. B, 13-May-02 ### STANDARD APPLICATION CIRCUIT FIGURE 1. ### **New Product** # Vishay Siliconix **FIGURE 2.** Converter is Enabled Before $V_{\text{IN}}$ is Applied, 3.3 V or 5 V controllers **FIGURE 3.** Converter is Enabled After $V_{\text{IN}}$ is Applied, 3.3 V or 5 V Controllers ## TIMING DIAGRAMS FIGURE 4. Power Off Sequence ### **DETAILED FUNCTIONAL BLOCK DIAGRAMS** **New Product** FIGURE 5. Buck Block Diagram (3.3-V and 5-V Controllers) FIGURE 6. Buck-Boost Block Diagram (5- to 12-V adjustable controller) ### **DETAILED FUNCTIONAL BLOCK DIAGRAMS** FIGURE 7. Complete Si9138 Block Diagram ### **DESCRIPTION OF OPERATION** ### **Shutdown Mode** The logic threshold for the ON3 and ON5 pins is 1.6 V. Input voltage must be 0.8 V or less for logic low and 2.4 V or higher for logic high. ### **Start-up Sequence** Start-up is controlled by individual ON/OFF control. The 3.3 V output is controlled by ON 3 whilst the 5-V and the 5-12 V adjustable outputs are both controlled by ON 5. When both the 3.3-V and 5-V SMPS outputs are within tolerance and 32,000 clock cycles (typically equal to 107 mm) have elapsed since the second SMPS output went into regulation, the RESET pin will go high, signifying that all converters are operating correctly (see RESET Power Good Voltage Monitor). The Si9138 converts a 5.5-V to 30-V input voltage to five different output voltages; two buck (step-down) high current, PWM, switch-mode supplies of 3.3-V and 5-V, one "Buck-Boost" PWM switch-mode supply adjustable from 5 V to 12 V, one precision 3.3-V reference and one 5-V low drop out (LDO) linear regulator output. Switch-mode supply output current capabilities depend on external components (can be selected to exceed 10 A). In the standard application circuit illustrated in Figure 1, each buck converter is capable of delivering 5 A, with the Buck-Boost converter delivering 250 mA. The recommended load current for the precision 3.3-V reference output is less than 1 mA, and for the 5-V LDO output is less than 30 mA. In order to maximize power efficiency of the converter, when the 5-V buck converter output (FB5) voltage is above 4.5-V, the internal 5-V LDO is turned off and V<sub>L</sub> is supplied by the 5-V converter output. ### **DESCRIPTION OF OPERATION (CONT'D)** ### **Buck Converter Operation:** The 3.3-V and 5-V buck converters are both current-mode PWM and PSM (during light load operation) regulators using high-side bootstrap n-channel and low-side n-channel MOSFETs. At light load conditions, the converters switch at a lower frequency than the clock frequency. This operating condition is defined as pulse-skipping. The operation of the converter(s) switching at clock frequency is defined as normal operation. ### **Normal Operation: Buck Converters** In normal operation, the buck converter high-side MOSFET is turned on with a delay (known as break-before-make time - $t_{\rm BBM}$ ), after the rising edge of the clock. After a certain on time, the high-side MOSFET is turned off and then after a delay ( $t_{\rm BBM}$ ), the low-side MOSFET is turned on until the next rising edge of the clock, or the inductor current reaches zero. The $t_{\rm BBM}$ (approximately 25 ns to 60 ns), has been optimized to guarantee the efficiency is not adversely affected at the high switching frequency and a specified minimum to account for variations of possible MOSFET gate capacitances. During the normal operation, the high-side MOSFET switch on-time is controlled internally to provide excellent line and load regulation over temperature. Both buck converters should have load, line, regulation to within 0.5% tolerance. ### **Pulse Skipping: Buck Converters** When the buck converter switching frequency is less than the internal clock frequency, its operation mode is defined as pulse skipping mode. During this mode, the high-side MOSFET is turned on until $V_{CS}$ - $V_{FB}$ reaches 20 mV, or the on time reaches its maximum duty ratio. After the high-side MOSFET is turned off, the low-side MOSFET is turned on after the $t_{BBM}$ delay, which will remain on until the inductor current reaches zero. The output voltage will rise slightly above the regulation voltage after this sequence, causing the controller to stay idle for the next clock cycle, or several clock cycles. When the output voltage falls slightly below the regulation level, the high-side MOSFET will be turned on again at the next clock cycle. With the converter remaining idle during some clock cycles, the switching losses are reduced preserving conversion efficiency during the light output current condition. ### **Current Limit: Buck Converters** When the buck converter inductor current is too high, the voltage across pin CS3(5) and pin FB3(5) will exceed approximately 125 mV, causing the high-side MOSFET to be turned off instantaneously regardless of the input, or output condition. The Si9138 features clock cycle by clock cycle current limiting capability. ### **Buck-Boost Converter Operation:** Designed mainly for PCMCIA or EEPROM programming, the Si9138 has an adjustable 5-V to 12-V output non-isolated buck-boost converter, called for brevity a Buck-Boost. The input voltage range can span above or below the regulated output voltage. It consists of two n-channel MOSFET switches that are turned on and off in phase, and two diodes. Similar to the buck converter, during the light load conditions, the Buck-Boost converter will switch at a frequency lower than the internal clock frequency, which can be defined as pulse skipping mode (PSM); otherwise, it operates in normal PWM mode. The output voltage of the Buck-Boost converter is set by two resistors ( $R_5$ and $R_6$ , see Figure 1) where, $$V_{BUBS} = \frac{\left(R_5 + R_6\right)}{R_6} \times V_{REF}$$ ### **Normal Operation: Buck-Boost Converter** In normal operation mode, the two MOSFETs are turned on at the rising edge of the clock, and then turned off. The on time is controlled internally to provide excellent load, line, and temperature regulation. The Buck-Boost converter has load, line and temperature regulation well within 0.5%. ### **Pulse Skipping: Buck-Boost Converter** Under the light load conditions, similar to the buck converter, the Buck-Boost converter will enter pulse skipping mode. The MOSFETs will be turned on until the inductor current increases to such a level that the voltage across the pin CSP and pin CSN reaches 410 mV, or the on time reaches the maximum duty cycle. After the MOSFETs are turned off, the inductor current will conduct through two diodes until it reaches zero. At this point, the Buck-Boost converter output will rise slightly above the regulation level, and the converter will stay idle for one or several clock cycle(s) until the output falls back slightly below the regulation level. The switching losses are reduced by skipping pulses preserving the efficiency during light load. ### **New Product** ### **DESCRIPTION OF OPERATION (CONT'D)** ### **Current Limit: Buck-Boost Converter** Similar to the buck converter; when the voltage across pin CSP and pin CSN exceeds 410-mV typical, the two MOSFETs will be turned off regardless of the input and output conditions. ### **Grounding:** There are two separate grounds on the Si9138, analog signal ground (GND) and power ground (PGND). The purpose of two separate grounds is to prevent the high currents on the power devices (both external and internal) from interfering with the analog signals. The internal components of Si9138 have their grounds tied (internally) together. These two grounds are then tied together (externally) at a single point, to ensure Si9138 noise immunity. This separation of grounds should be maintained in the external circuitry, with the power ground of all power devices being returned directly to the input capacitors, and the small signal ground being returned to the GND pin of Si9138. ### **RESET** Handler The power-good monitor generates a system RESET signal. At first power-up (ON 3/5 going high), RESET is held low until the 3.3-V and 5-V outputs are in regulation and beyond the UVLO timer. At this point, an internal timer begins counting oscillator pulses and RESET continues to be held low until 32,000 cycles have elapsed. After this timeout period, 107 ms @ 300 kHz, RESET is actively pulled up to $V_{\rm L}$ , when the recommended 20-k $\Omega$ resistor to $V_{\rm L}$ is on the RESET pin. ### **Output Overvoltage Protection** The 5-V and 3.3-V SMPS outputs are monitored for overvoltage. If either output is typically more than 10% above the nominal regulation point, all low-side gate drivers are latched high until ON 3/5 is toggled. This action turns on the synchronous rectifier MOSFETs with a 100% duty cycle, in turn rapidly discharging the output capacitors and forcing all SMPS outputs to ground. ### **Output Undervoltage Protection** In Si9138, each of the 5-V and 3.3-V SMPS outputs has an undervoltage protection circuit that is activated 6,144 clock cycles (20.48 ms) after the SMPS is enabled. If either SMPS output is typically under 70% of the nominal value, all SMPSs are latched off and their outputs are clamped to ground by the synchronous rectifier MOSFETs. The SMPS will not restart until both ON3/5 is toggled. ### Stability: ### **Buck Converters:** In order to simplify designs, the 5-V and 3.3-V supplies do not require external frequency compensation. Meanwhile, it achieves excellent regulation and efficiency. The converters are current mode control, with a bandwidth substantially higher than the LC tank dominant pole frequency of the output filter. To ensure stability, the minimum capacitance and maximum ESR values are: $$C_{\text{LOAD}} \geq \frac{V_{\text{REF}}}{2\pi\,x\,V_{\text{OUT}}\,x\,R_{\text{CS}}\,x\,\text{BW}} \qquad \quad \text{ESR} \leq \frac{V_{\text{OUT}}\,x\,R_{\text{CS}}}{V_{\text{REF}}}$$ where V<sub>REF</sub> = 3.3 V, V<sub>OUT</sub> is the output voltage (5 V or 3.3 V), Rcs is the current sensing resistor in ohms and BW = 50 khz. With the components specified in the application circuit (L = 10 $\mu$ H, $R_{CS}$ = 0.02 $\Omega$ , $C_{OUT}$ = 330 $\mu$ F, ESR approximately 0.1 $\Omega$ ), the converter should have a bandwidth of approximately 50 kHz, with minimum phase margin of 65°, and dc gain above 50 dB. ### **Other Outputs** The Si9138 also provides a 3.3-V reference which can be externally loaded up to 1 mA, as well as, a 5-V LDO output which can be loaded up to 30 mA, or even more depending on the system application. When the 5-V buck converter is turned on, the 5-V LDO output is shorted with the 5-V buck converter output, so its loading capability is substantially increased. For stability, the 3.3-V reference output requires a 1- $\mu$ F capacitor, and the 5-V LDO output requires a 4.7- $\mu$ F capacitor.