

## ICS843252

FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

#### GENERAL DESCRIPTION



The ICS843252 is a 2 differential output LVPECL Synthesizer designed to generate Ethernet reference clock frequencies and is a member of the HiPerClocks™ family of high performance clock solutions from ICS. Using a 19.53125MHz or

25MHz, 18pF parallel resonant crystal, the following frequencies can be generated based on the settings of 4 frequency select pins (SEL[A1:A0], SEL[B1:B0]): 625MHz, 312.5MHz, 156.25MHz, and 125MHz.

The two banks have their own dedicated frequency select pins and can be independently set for the frequencies mentioned above. The ICS843252 ICS' 3rd generation low phase noise VCO technology and can achieve 1ps or lower typical rms phase jitter, easily meeting Ethernet jitter requirements. The ICS843252 is packaged in a small 16-pin TSSOP package.

#### **F**EATURES

- Two 3.3V differential LVPECL output pairs
- Using a 19.53125MHz or 25MHz crystal, the two output banks can be independently set for 625MHz, 312.5MHz, 156.25MHz or 125MHz
- · Crystal oscillator interface
- VCO range: 490MHz to 680MHz
- RMS phase jitter @ 156.25MHz (1.875MHz 20MHz): 0.47ps (typical)
- Full 3.3V supply mode
- 0°C to 70°C ambient operating temperature
- · Industrial temperature available upon request
- Available in both standard and lead-free RoHS-compliant packages

## **BLOCK DIAGRAM**



#### PIN ASSIGNMENT



4.4mm x 5.0mm x 0.92mm package body **G Package** Top View

The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.



# ICS843252 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

#### TABLE 1. PIN DESCRIPTIONS

| Νυμ βερ   | Νομ ε                | Т      | ψπε      | Δεσχριππον                                                                                                                                                      |
|-----------|----------------------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2      | nQB, QB              | Output |          | Differential clock outputs. LVPECL interface levels.                                                                                                            |
| 3         | V <sub>CCO_B</sub>   | Power  |          | Output supply pin for QB, nQB outputs.                                                                                                                          |
| 4,<br>5   | SELB1,<br>SELB0      | Input  | Pullup   | Division select pins for Bank B. Default = High.  LVCMOS/LVTTL interface levels.                                                                                |
| 6         | $V_{\text{CCO}_A}$   | Power  |          | Output supply pin for QA output.                                                                                                                                |
| 7, 8      | QA, nQA              | Output |          | Differential clock outputs. LVPECL interface levels.                                                                                                            |
| 9         | FB_SEL               | Input  | Pulldown | Feedback divide select. When Low (default), the feedback divider is set for ÷25. When HIGH, the feedback divider is set for ÷32. LVCMOS/LVTTL interface levels. |
| 10        | $V_{CCA}$            | Power  |          | Analog supply pin.                                                                                                                                              |
| 11        | V <sub>cc</sub>      | Power  |          | Core supply pin.                                                                                                                                                |
| 12,<br>13 | SELA0,<br>SELA1      | Input  | Pullup   | Division select pins for Bank A. Default = HIGH.  LVCMOS/LVTTL interface levels.                                                                                |
| 14        | $V_{\sf EE}$         | Power  |          | Negative supply pin.                                                                                                                                            |
| 15, 16    | XTAL_OUT,<br>XTAL_IN | Input  |          | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output.                                                                                     |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |



ICS843252
FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL
FREQUENCY SYNTHESIZER

TABLE 3A. BANK A FREQUENCY TABLE

|                         | Inputs |       |       |                     |                       | M/N                      | QA/nQA<br>Output   |
|-------------------------|--------|-------|-------|---------------------|-----------------------|--------------------------|--------------------|
| Crystal Frequency (MHz) | FB_SEL | SELA1 | SELA0 | Feedback<br>Divider | Bank A Output Divider | Multiplication<br>Factor | Frequency<br>(MHz) |
| 25                      | 0      | 0     | 0     | 25                  | 1                     | 25                       | 625                |
| 25                      | 0      | 0     | 1     | 25                  | 2                     | 12.5                     | 312.5              |
| 20                      | 0      | 0     | 1     | 25                  | 2                     | 12.500                   | 250                |
| 22.5                    | 0      | 1     | 0     | 25                  | 3                     | 8.333                    | 187.5              |
| 25                      | 0      | 1     | 1     | 25                  | 4                     | 6.25                     | 156.25             |
| 24                      | 0      | 1     | 1     | 25                  | 4                     | 6.25                     | 150                |
| 20                      | 0      | 1     | 1     | 25                  | 4                     | 6.25                     | 125                |
| 19.44                   | 1      | 0     | 0     | 32                  | 1                     | 32                       | 622.08             |
| 19.44                   | 1      | 0     | 1     | 32                  | 2                     | 16                       | 311.04             |
| 15.625                  | 1      | 0     | 1     | 32                  | 2                     | 16                       | 250                |
| 18.75                   | 1      | 1     | 0     | 32                  | 3                     | 10.667                   | 200                |
| 19.44                   | 1      | 1     | 1     | 32                  | 4                     | 8                        | 155.52             |
| 18.75                   | 1      | 1     | 1     | 32                  | 4                     | 8                        | 150                |
| 15.625                  | 1      | 1     | 1     | 32                  | 4                     | 8                        | 125                |



ICS843252
FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL
FREQUENCY SYNTHESIZER

TABLE 3B. BANK B FREQUENCY TABLE

|                            | Input  | ts    |       | Feedback | Bank B         | M/N                      | QB/nQB<br>Output   |
|----------------------------|--------|-------|-------|----------|----------------|--------------------------|--------------------|
| Crystal Frequency<br>(MHz) | FB_SEL | SELB1 | SELB0 | Divider  | Output Divider | Multiplication<br>Factor | Frequency<br>(MHz) |
| 25                         | 0      | 0     | 0     | 25       | 2              | 12.5                     | 312.5              |
| 20                         | 0      | 0     | 0     | 25       | 2              | 12.5                     | 250                |
| 25                         | 0      | 0     | 1     | 25       | 4              | 6.25                     | 156.25             |
| 24                         | 0      | 0     | 1     | 25       | 4              | 6.25                     | 150                |
| 20                         | 0      | 0     | 1     | 25       | 4              | 6.25                     | 125                |
| 25                         | 0      | 1     | 0     | 25       | 5              | 5                        | 125                |
| 25                         | 0      | 1     | 1     | 25       | 8              | 3.125                    | 78.125             |
| 24                         | 0      | 1     | 1     | 25       | 8              | 3.125                    | 75                 |
| 20                         | 0      | 1     | 1     | 25       | 8              | 3.125                    | 62.5               |
| 19.44                      | 1      | 0     | 0     | 32       | 2              | 16                       | 311.04             |
| 15.625                     | 1      | 0     | 0     | 32       | 2              | 16                       | 250                |
| 19.44                      | 1      | 0     | 1     | 32       | 4              | 8                        | 155.52             |
| 18.75                      | 1      | 0     | 1     | 32       | 4              | 8                        | 150                |
| 15.625                     | 1      | 0     | 1     | 32       | 4              | 8                        | 125                |
| 15.625                     | 1      | 1     | 0     | 32       | 5              | 6.4                      | 100                |
| 19.44                      | 1      | 1     | 1     | 32       | 8              | 4                        | 77.76              |
| 18.75                      | 1      | 1     | 1     | 32       | 8              | 4                        | 75                 |
| 15.625                     | 1      | 1     | 1     | 32       | 8              | 4                        | 62.5               |

TABLE 3C. OUTPUT BANK CONFIGURATION SELECT FUNCTION TABLES

| Inp   | Outputs |              |
|-------|---------|--------------|
| SELA1 | QA      |              |
| 0     | 0       | ÷1           |
| 0     | 1       | ÷2           |
| 1     | 0       | ÷3           |
| 1     | 1       | ÷4 (default) |

| Inp   | Outputs |              |
|-------|---------|--------------|
| SELB1 | SELB0   | QB           |
| 0     | 0       | ÷2           |
| 0     | 1       | ÷4           |
| 1     | 0       | ÷5           |
| 1     | 1       | ÷8 (default) |

TABLE 3D. FEEDBACK DIVIDER CONFIGURATION SELECT FUNCTION TABLE

| Inputs                 |               |  |  |  |  |
|------------------------|---------------|--|--|--|--|
| FB_SEL Feedback Divide |               |  |  |  |  |
| 0                      | ÷25 (default) |  |  |  |  |
| 1 ÷32                  |               |  |  |  |  |



## ICS843252

## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

#### **ABSOLUTE MAXIMUM RATINGS**

Supply Voltage, V<sub>CC</sub> 4.6V

Inputs,  $V_1$  -0.5V to  $V_{cc}$  + 0.5V

Outputs, I<sub>o</sub>

Continuous Current 50mA Surge Current 100mA

Package Thermal Impedance,  $\theta_{\rm JA}$  89°C/W (0 Ifpm) Storage Temperature, T $_{\rm STG}$  -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{CC} = V_{CCO\_A} = V_{CCO\_A} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol                                  | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>                         | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>CCA</sub>                        | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>CCO_A</sub> , V <sub>CCO_B</sub> | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub>                         | Power Supply Current  |                 |         | 122     |         | mA    |
| I <sub>CCA</sub>                        | Analog Supply Current |                 |         | 7       |         | mA    |

## $\textbf{TABLE 4B. LVCMOS / LVTTL DC Characteristics, V}_{\text{CC}} = V_{\text{CCO A}} = V_{\text{CCO B}} = 3.3 \text{V} \pm 5\%, \text{Ta} = 0^{\circ}\text{C to } 70^{\circ}\text{C}$

| Symbol          | Parameter          |                               | Test Conditions                            | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|-------------------------------|--------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |                               |                                            | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |                               |                                            | -0.3    |         | 0.8                   | ٧     |
|                 | Input              | FB_SEL                        | $V_{CC} = V_{IN} = 3.465V$                 |         |         | 150                   | μΑ    |
| I <sub>IH</sub> | High Current       | SELA0, SELA1,<br>SELB0, SELB1 | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V |         |         | 5                     | μΑ    |
|                 | Input Low Current  | FB_SEL                        | $V_{CC} = 3.465V, V_{IN} = 0V$             | -5      |         |                       | μΑ    |
| 11 1            |                    | SELA0, SELA1,<br>SELB0, SELB1 | $V_{CC} = 3.465V, V_{IN} = 0V$             | -150    |         |                       | μΑ    |

## $\textbf{TABLE 4C. LVPECL DC Characteristics, V}_{\text{CC}} = \text{V}_{\text{CCA}} = \text{V}_{\text{CCO\_A}} = \text{V}_{\text{CCO\_B}} = 3.3 \text{V} \pm 5\%, \text{Ta} = 0^{\circ}\text{C to } 70^{\circ}\text{C}$

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cco</sub> - 1.4 |         | V <sub>cco</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cco</sub> - 2.0 |         | V <sub>cco</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Outputs terminated with 50  $\Omega$  to V  $_{\text{CCO}}$   $_{\text{B}}$  - 2V.



# ICS843252

# FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

#### TABLE 5. CRYSTAL CHARACTERISTICS

| Parameter           |                    | Test Conditions | Minimum | Typical    | Maximum | Units |
|---------------------|--------------------|-----------------|---------|------------|---------|-------|
| Mode of Oscillation |                    |                 | !       | Fundamenta | al      |       |
| Frequency           | FB_SEL = ÷25       |                 | 19.6    |            | 27.2    | MHz   |
|                     | FB_SEL = ÷32       |                 | 15.313  |            | 21.25   | MHz   |
| Equivalent Serie    | s Resistance (ESR) |                 |         |            | 50      | Ω     |
| Shunt Capacitance   |                    |                 |         |            | 7       | pF    |
| Drive Level         |                    |                 |         |            | 1       | mW    |

NOTE: Characterized using an 18pF parallel resonant crystal.

Table 6. AC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO\_A}, V_{CCO\_B} = 3.3V \pm 5\%, T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol                          | Parameter                  | Test Conditions                 | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------|---------------------------------|---------|---------|---------|-------|
|                                 |                            | Output Divider = ÷1             | 490     |         | 680     | MHz   |
|                                 |                            | Output Divider = ÷2             | 245     |         | 340     | MHz   |
| f                               | Output Frequency Range     | Output Divider = ÷3             | 163.33  |         | 226.67  | MHz   |
| f <sub>out</sub>                | Output Frequency hange     | Output Divider = ÷4             | 122.5   |         | 170     | MHz   |
|                                 |                            | Output Divider = ÷5             | 98      |         | 136     | MHz   |
|                                 |                            | Output Divider = ÷8             | 61.25   |         | 85      | MHz   |
| tsk(o)                          | Output Skow: NOTE 1 2      | Outputs @ Same Frequency        |         | TBD     |         | ps    |
| isk(0)                          | Output Skew; NOTE 1, 3     | Outputs @ Different Frequencies |         | TBD     |         | ps    |
|                                 |                            | 625MHz (1.875MHz - 20MHz)       |         | 0.36    |         | ps    |
| 4ii+(CX)                        | RMS Phase Jitter (Random); | 312.5MHz (1.875MHz - 20MHz)     |         | 0.43    |         | ps    |
| <i>t</i> jit(Ø)                 | NOTE 2                     | 156.25MHz (1.875MHz - 20MHz)    |         | 0.47    |         | ps    |
|                                 |                            | 125MHz (1.875MHz - 20MHz)       |         | 0.47    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time      | 20% to 80%                      |         | 350     |         | ps    |
| odc                             | Output Duty Cycle          |                                 |         | 50      |         | %     |

NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at the output differential cross points.

NOTE 2: Please refer to the Phase Noise Plot.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.



# ICS843252

FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

#### TYPICAL PHASE NOISE AT 156.25MHz



## ICS843252

FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

## PARAMETER MEASUREMENT INFORMATION





#### 3.3V CORE/3.3V OUTPUT LOAD AC TEST CIRCUIT

#### OUTPUT SKEW





#### RMS PHASE JITTER

#### **OUTPUT RISE/FALL TIME**



#### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD

ICS843252

FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

#### **APPLICATION INFORMATION**

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS843252 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\rm CC}, V_{\rm CCA},$  and  $V_{\rm CCO},$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a  $10\Omega$  resistor along with a  $10\mu F$  and a  $.01\mu F$  bypass capacitor should be connected to each  $V_{\rm CCA}$  pin.



FIGURE 1. POWER SUPPLY FILTERING

#### CRYSTAL INPUT INTERFACE

The ICS843252 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 2* below

were determined using a 19.53125 or 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error.



## ICS843252

## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

#### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

INPUTS: OUTPUTS:

#### LVCMOS CONTROL PINS:

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### LVPECL OUTPUT

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### TERMINATION FOR 3.3V LVPECL OUTPUT

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are

designed to drive  $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 3A. LVPECL OUTPUT TERMINATION



FIGURE 3B. LVPECL OUTPUT TERMINATION



## ICS843252

## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

#### Power Considerations

This section provides information on power dissipation and junction temperature for the ICS843252. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS843252 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 122mA = 422.73mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 2 \* 30mW = 60mW

Total Power  $_{MAX}$  (3.465V, with all outputs switching) = 422.73mW + 60mW = 482.73mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$  devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{14}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A = Ambient Temperature$ 

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 81.8°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

 $70^{\circ}\text{C} + 0.483\text{W} * 81.8^{\circ}\text{C/W} = 109.5^{\circ}\text{C}$ . This is well below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### Table 7. Thermal Resistance $\theta_{JA}$ for 16-pin TSSOP, Forced Convection

#### $\theta_{10}$ by Velocity (Linear Feet per Minute)

0200500Single-Layer PCB, JEDEC Standard Test Boards137.1°C/W118.2°C/W106.8°C/WMulti-Layer PCB, JEDEC Standard Test Boards89.0°C/W81.8°C/W78.1°C/W

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

ICS843252

FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in *Figure 4*.



To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{cc}$  - 2V.

• For logic high, 
$$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 0.9V$$

$$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$

• For logic low, 
$$V_{OUT} = V_{OL MAX} = V_{CC MAX} - 1.7V$$

$$(V_{CCO MAX} - V_{OL MAX}) = 1.7V$$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd_{-}H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = \textbf{19.8mW}$$

$$Pd\_L = [(V_{\text{OL\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW



ICS843252

FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

## RELIABILITY INFORMATION

Table 8.  $\theta_{\text{JA}}$ vs. Air Flow Table for 16 Lead TSSOP

## $\theta_{JA}$ by Velocity (Linear Feet per Minute)

 0
 200
 500

 Single-Layer PCB, JEDEC Standard Test Boards
 137.1°C/W
 118.2°C/W
 106.8°C/W

 Multi-Layer PCB, JEDEC Standard Test Boards
 89.0°C/W
 81.8°C/W
 78.1°C/W

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

#### TRANSISTOR COUNT

The transistor count for ICS843252 is: 3822

ICS843252
FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL
FREQUENCY SYNTHESIZER

#### PACKAGE OUTLINE - G SUFFIX FOR 16 LEAD TSSOP



TABLE 9. PACKAGE DIMENSIONS

| SYMBOL  | Millimeters |         |  |
|---------|-------------|---------|--|
| STWIDOL | Minimum     | Maximum |  |
| N       | 16          |         |  |
| Α       |             | 1.20    |  |
| A1      | 0.05        | 0.15    |  |
| A2      | 0.80        | 1.05    |  |
| b       | 0.19        | 0.30    |  |
| С       | 0.09        | 0.20    |  |
| D       | 4.90        | 5.10    |  |
| E       | 6.40 BASIC  |         |  |
| E1      | 4.30        | 4.50    |  |
| е       | 0.65 BASIC  |         |  |
| L       | 0.45        | 0.75    |  |
| α       | 0°          | 8°      |  |
| aaa     |             | 0.10    |  |

Reference Document: JEDEC Publication 95, MO-153



## ICS843252

## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

#### TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking  | Package                   | Shipping Packaging | Temperature |
|-------------------|----------|---------------------------|--------------------|-------------|
| ICS843252AG       | 843252AG | 16 Lead TSSOP             | tube               | 0°C to 70°C |
| ICS843252AGT      | 843252AG | 16 Lead TSSOP             | 2500 tape & reel   | 0°C to 70°C |
| ICS843252AGLF     | TBD      | 16 Lead "Lead-Free" TSSOP | tube               | 0°C to 70°C |
| ICS843252AGLFT    | TBD      | 16 Lead "Lead-Free" TSSOP | 2500 tape & reel   | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

The aforementioned trademarks, HiPerClocks™ and FemtoClocks™ are a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.