CMOS 4-Bit Microcontroller # TMP47C243N, TMP47C443N TMP47C243M, TMP47C443M TMP47C243DM, TMP47C443DM The TMP47C243/443 are the high speed and high performance 4-bit single chip microcomputers, with 8-bit AD converter, 8-bit serial interface, pulse output and zero-cross detector based on the TLCS-470 series. | Part No. | ROM | RAM | Rackage | OTP | |-------------|--------------|-------------|-------------------|--------------| | TMP47C243N | | | P-SDIP28-400-1.78 | TMP47P443VN | | TMP47C243M | 2048 × 8-bit | 128 × 4-bit | P-SOP28-450-1.27 | TMP47P443VM | | TMP47C243DM | | | P-SSOP30-56-0.65 | TMP47P443VDM | | TMP47C443N | | | P-SDIP28-400-1.78 | TMP47P443VN | | TMP47C443M | 4096 × 8-bit | 256 × 4-bit | P-SOP28-450-1.27 | TMP47P443VM | | TMP47C443DM | | | P-SSOP30-56-0.65 | TMP47P443VDM | #### **Features** - ◆4-bit single chip microcomputer - ♦Instruction execution time: 1.0 $\mu$ s (at 8 MHz) - ◆Low voltage operation: 2.2 V (at 4.2 MHz) - ♦92 basic instructions - Table look-up instructions - 5-bit to 8-bit data conversion instruction - ◆Subroutine nesting: 15 levels max - ♦6 interrupt sources (External: 2, Internal: 4) All sources have independent latches each, and multiple interrupt control is available. - ♦I/O port (23 pins) - ◆Interval Timer - ◆Two 12-bit Timer/Counters Timer, event counter, and pulse width measurement mode - ◆Serial Interface with 8-bit buffer - Simultaneous transmission and reception capability - 8/4-bit transfer, external/internal clock, and leading/trailing edge shift mode - For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance / Handling Precautions. - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA - making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments transportation instruments, traffic signal instruments control instruments, medical instruments. transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's - The products described in this document are subject to the foreign exchange and foreign trade laws. - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. 2000-10-19 6-43-1 - ◆8-bit successive approximate type AD converter - With sample and hold - 8 analog inputs - Conversion time: 24 μs (at 8 MHz) - ◆Pulse output Buzzer drive/Remocon carrier - **♦**Zero-cross detector - ◆High current outputs LED direct drive capability (typ. 20 mA × 8 bits) - **♦**RESET function - Watchdog Timer - ♦ Hold function Battery/Capacitor back-up ♦ Emulation pod: BM47C443 ## Pin Assignments (Top View) # **Block Diagram** # **Pin Function** | Pin Name | Input / Output | Func | tions | | | | |-------------------------|----------------|-----------------------------------------------------------------------------------------------|-------------------------------------------|--|--|--| | R43 to R40 | I/O (input) | 4-bit I/O port with latch (R7 port has 3-bit). Every bit data is possible to be set, cleared | AD converter analog input | | | | | R53 to R50 | | and tested by the bit manipulation | | | | | | R63 to R60 | I/O | instruction of the L-register indirect addressing. | | | | | | R72 /VAREF | I/O | In the R5 and R6 port, 8-bit data are output by the 5-bit to 8-bit data | AD converter reference voltage | | | | | R71 (PULSE) | I/O (Output) | conversion instruction [OUTB @HL]. | Pulse output | | | | | R70 | I/O | | | | | | | R83 (T1) | | 4-bit I/O port with latch. | Timer/Counter 1 external input | | | | | R82 (INT1/ZIN) | I/O (Input) | When used as input port, external | External interrupt 1 and zero-cross input | | | | | R81 (T2) | 70 (mpat) | interrupt input pin, or timer/counter external input pin, the latch must be set | Timer/Counter 2 external input | | | | | R80 ( <del>INT2</del> ) | | to "1". | External interrupt 1 input | | | | | R92 (SCK) | I/O (I/O) | 3-bit I/O port with latch. | Serial clock I/O | | | | | R91 (SO) | I/O (Output) | When used as input port or serial port, the latch must be set to "1". | Serial data output | | | | | R90 (SI) | I/O (Input) | i decimate de secto 11. | Serial data input | | | | | XIN | Input | Resonator connecting pins. | | | | | | хоит | Output | For inputting external clock, XIN is used and | I XOUT is opened. | | | | | RESET | Input | Reset signal input | | | | | | HOLD (KEO) | Input (Input) | Hold request/release signal input | Sense input | | | | | VDD | Power Supply | +5 V | | | | | | VSS | Fower supply | 0 V (GND) | | | | | # **Operational Description** Concerning the TMP47C243/443 the configuration and functions of hardwares are described. The basic instruction of configuration in the TMP47C243/443 is the same as those of TLCS-470 serise. # 1. System Configuration - ◆Internal CPU Function - 2.1 Program Counter (PC) - 2.2 Program Memory (ROM) - 2.3 H Register, L Register - 2.4 Data Memory (RAM) - a. Stack, b. Stack Pointer Word (SPW), c. Data Counter (DC) - 2.5 ALU, Accumulator - 2.6 Flags - 2.7 Clock Generator and Timing Generator - 2.8 Interrupt Function - 2.9 Reset Function - Watchdog Timer Reset - ◆ Peripheral Hardware Function Watchdog Timer Reset - 3.1 I/O Ports - 3.2 Interval Timer - 3.3 Timer/Counters (TC1, TC2) - 3.4 AD Converter - 3.5 Pulse output - 3.6 Zero-cross detector - 3.7 Serial Interface ## 2. Internal CPU Function # 2.1 Program Counter (PC) The program counter is a 12-bit binary counter which indicates the address of the program memory storing the next instruction to be executed. Normally, the PC is incremented by the number of bytes of the instruction every time it is fetched. When a branch instruction or a subroutine instruction has been executed or an interrupt has been accepted, the specified values listed in Table 2-1 are set to the PC. The PC is initialized to "0" during reset. Figure 2-1. Configuration of Program Counter The PC can directly address a 4096-byte address space. However, with the short branch and subroutine call instructions, the following points must be considered. In the TMP47C243/443, the long branch instruction [BSL a] is invalid. #### (1) Short branch instruction [BSS a] In [BSS a] instruction execution, when the branch condition is satisfied, the value specified in the instruction is set to the lower 6 bits of the PC. That is, [BSS a] becomes the in-page branch instruction. When [BSS a] is stored at the last address of the page, the upper 6 bits of the PC point the next page, so that branch is made to the next page. #### (2) Subroutine call instruction [CALL a] In [CALL a] instruction execution, the contents of the PC are saved to the stack then the value specified in the instruction is set to the PC. The address which can be specified by the instruction consists of 11 bits and the most significant bit of the PC is always "0". Therefore, the entry address of the subroutine should be within an address range of 000<sub>H</sub> through 7FF<sub>H</sub>. | Ir | Instruction or Condition | | | | | | | | | ounter | | | | | <b>.</b> | | |------------|--------------------------|------|-------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------|-------|---------|---------|-------------------------|---------------------|----------|----------|----------|-------| | | peration | | | | PC <sub>11</sub> PC <sub>10</sub> PC <sub>9</sub> PC <sub>8</sub> PC <sub>7</sub> PC <sub>6</sub> PC <sub>5</sub> PC <sub>4</sub> PC <sub>3</sub> PC <sub>2</sub> PC <sub>1</sub> P | | | | | | | PC <sub>0</sub> | | | | | | u o | BS a | - 17 | SF = 1<br>(Branch | condition is satisfied) | | Immediate data specified by the instruction | | | | | | | | | | | | r - | | | <b>SF</b> = 0 | (Branch condition is not satisfied) | | | | | | + | . 2 | | | | | | | ן<br>ב | | | CF 1 | | | Hold | | | lm | mediat | e data s | pecifie | d by th | e instru | ction | | | l n s t | BSS a | | SF = 1 | Lower 6-bit address<br>= 111111<br>(last address in page) | | | + 1 | | | lm | mediat | e data s | pecifie | d by th | e instru | ction | | _ | | : | SF = 0 | | | | | | | + | 1 | | | | | | | ° | CALL a | a | | | 0 | | | lmm | ediate | data sp | ecified | by the | instruc | tion | | | | 0 - | CALLS a | э | | | 0 | 0 | 0 | 0 | | | ated by t<br>by the ins | he imme<br>truction | diate | 1 | 1 | 0 | | ت<br>ب | RET | | | | | | | The r | eturn a | ddress | restore | d from | stack | | | | | e × | RETI | | | | | | | The r | eturn a | ddress | restore | d from | stack | | | | | <u>ا</u> ا | Others | | | | | | Increm | ented | by the | numbe | r of byt | es in th | e instru | uction | | | | | errupt<br>eptance | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Inte | rrupt v | ector | 0 | | | Reset | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 2-1. Status Change of Program Counter ## 2.2 Program Memory (ROM) Programs and fixed data are stored in the program memory. The instruction to be executed next is read from the address indicated by the contents of the PC. The fixed data can be read by using the table look-up instructions or 5-bit to 8-bit data conversion instruction. ## (1) Table look-up instructions [LDL A, @DC], [LDH A, @DC+] The table look-up instructions read the lower and upper 4 bits of the fixed data stored at the address specified in the data counter (DC) to place them into the accumulator. [LDL A, @DC] instruction reads the lower 4 bits of fixed data, and [LDH A, @DC+] instruction reads the upper 4 bits. The DC is a 12-bit register, allowing it to address the entire program memory space. Figure 2-2. Configuration of Program Memory # (2) 5-bit to 8-bit data conversion instruction [OUTB @HL] The 5-bit to 8-bit data conversion instruction reads the fixed data (8 bits) from the data conversion table in the program memory to output the upper 4 bits to port R6 and the lower 4 bits to port R5. The table is located in the last 32-byte space (addresses,7E0<sub>H</sub> through 7FF<sub>H</sub> for the TMP47C243, FE0<sub>H</sub> through FFF<sub>H</sub> for the TMP47C443) in the program memory with the lower address consisting of the 5 bits obtained by concatenating the contents of the data memory specified by the HL register pair and the content of the carry flag. This instruction is usable for such applications as converting BCD data into an output code to the 7-segment display elements. Example: The following shows that the BCD data at address 2F<sub>H</sub> in the data memory is converted into the 7-segment code (e.g., anode common LED) to be output to ports R6 and R5. ``` LD HL, #2FH; HL\leftarrow2FH (Data memory address is set) TEST CF; CF\leftarrow0 (The table is specified at addresses FE0H to FEFH) OUTB GHL; Ports R6, R5\leftarrowfixed data : ORG 0FE0H; Data conversion table DATA 0COH, 0F9H, 0A4H, 0B0H, 99H, 92H, 82H, 0D8H, 80H, 98H ``` # 2.2.1 Program Memory Map Figure 2-3 shows the program memory map. Address $000_{\rm H}$ to $086_{\rm H}$ and $FE0_{\rm H}$ to $FFF_{\rm H}$ ( $000_{\rm H}$ to $086_{\rm H}$ and $7E0_{\rm H}$ to $7FF_{\rm H}$ for the TMP47C243) of the program memory are also used for special purposes. # 2.2.2 Program Memory Capacity The TMP47C243 has 2048 $\times$ 8 bits (addresses 000<sub>H</sub> through 7FF<sub>H</sub>) of program memory (mask ROM), the TMP47C443 has 4096 $\times$ 8 bits (addresses 000<sub>H</sub> through FFF<sub>H</sub>). Figure 2-3. Program Memory Map On the TMP47C243, no physical program memory exists in the address range $800_{\rm H}$ through FFF<sub>H</sub>. However, if this space is accessed by program, the most significant bit of each address is always regarded as "0" and the contents of the program memory corresponding to the address $000_{\rm H}$ through 7FF<sub>H</sub> are read. 6-43-7 2000-10-19 # **Electrical Characteristics** Absolute Maximum Ratings $(V_{SS} = 0 V)$ | Parameter | Symbol | Pins | | Ratings | Unit | | |---------------------------------|--------------------|----------------------|------|--------------------------------|------|--| | Supply Voltage | $V_{DD}$ | | | – 0.3 to 6.5 | V | | | Input Voltage | V <sub>IN</sub> | | | - 0.3 to V <sub>DD</sub> + 0.3 | ٧ | | | Output Voltage | V <sub>OUT</sub> | | | - 0.3 to V <sub>DD</sub> + 0.3 | V | | | Output Courset (Ban 1 min) | I <sub>OUT1</sub> | Port R5, R6 | | 30 | A | | | Output Current (Per 1 pin) | I <sub>OUT2</sub> | Ports R4, R7, R8, R9 | 3.2 | mA | | | | Output Current (Total) | Σ I <sub>OUT</sub> | Port R5, R6 | | 120 | mA | | | | | | DIP | 300 | | | | Power Dissipation [Topr = 70°C] | PD | | SOP | 180 | mW | | | | | | SSOP | 145 | | | | Soldering Temperature (time) | Tsld | | | 260 (10 s) | °C | | | Storage Temperature | Tstg | | | – 55 to 125 | °C | | | Operating Temperature | Topr | | | – 30 to 70 | °C | | Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded. **Recommended Operating Conditions** $(V_{SS} = 0 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | Pins | Conditions | Min | Max | Unit | | |--------------------------------------|------------------|-------------------------|------------------------------------------|----------------------|----------------------|------|--| | | | | fc = 8.0 MHz | 2.7 | | | | | Supply Voltage | $V_{DD}$ | | fc = 4.2 MHz | 2.2 | 5.5 | V | | | | | | In the HOLD mode | 2.0 | | | | | | V <sub>IH1</sub> | Except Hysteresis Input | In the normal | $V_{DD} \times 0.7$ | | | | | Input High Voltage | $V_{IH2}$ | Hysteresis Input | operating area | $V_{DD} \times 0.75$ | V <sub>DD</sub> | V | | | | V <sub>IH3</sub> | | In the HOLD mode | $V_{DD} \times 0.9$ | | | | | | V <sub>IL1</sub> | Except Hysteresis Input | In the normal | | $V_{DD} \times 0.3$ | | | | Input High Voltage Input Low Voltage | $V_{IL2}$ | Hysteresis Input | operating area | 0 | $V_{DD} \times 0.25$ | V | | | | V <sub>IL3</sub> | | In the HOLD mode | | $V_{DD} \times 0.1$ | | | | | | | $V_{DD} = 2.7 \text{ to } 5.5 \text{ V}$ | | 8.0 | | | | Clock Frequency | fc | XIN, XOUT | $V_{DD} = 2.2 \text{ to } 5.5 \text{ V}$ | 0.4 | 4.2 | MHz | | | Input High Voltage Input Low Voltage | | | In the RC oscillation | oscillation | | | | Note: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to. DC Characteristics $(V_{SS} = 0 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | Pins | Conditions | Min | Тур. | Max | Unit | | |---------------------------------------------------|------------------|-------------------------|--------------------------------------------------------|-----|------|-----|------|--| | Hysteresis Voltage | V <sub>HS</sub> | Hysteresis Input | | - | 0.7 | - | V | | | Input Current | I <sub>IN1</sub> | RESET, HOLD | V <sub>DD</sub> = 5.5 V, V <sub>IN</sub> = 5.5 V / 0 V | - | | ± 2 | μΑ | | | input current | I <sub>IN2</sub> | Open drain output ports | VDD = 3.3 V, VIN = 3.3 V / 0 V | | | | | | | Input Resistance | R <sub>IN</sub> | RESET | | 100 | 220 | 450 | kΩ | | | Output Leakage<br>Current | I <sub>LO</sub> | Open drain output ports | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V | - | - | 2 | μΑ | | | Output Low | | | $V_{DD} = 4.5 \text{ V}, I_{OL} = 1.6 \text{ mA}$ | _ | _ | 0.4 | | | | Voltage | V <sub>OL</sub> | Port R4, R7, R8, R9 | $V_{DD} = 2.2 \text{ V}, \ I_{OL} = 20 \ \mu\text{A}$ | _ | _ | 0.1 | V | | | Output Low Current | I <sub>OL1</sub> | Port R5, R6 | $V_{DD} = 4.5 \text{ V}, \ V_{OL} = 1.0 \text{ V}$ | 7 | 20 | ı | mA | | | Supply Current | | | $V_{DD} = 5.5 \text{ V}, \text{ fc} = 4 \text{ MHz}$ | _ | 2 | 4 | | | | (in the Normal | I <sub>DD</sub> | | $V_{DD} = 3.0 \text{ V}, \text{ fc} = 4 \text{ MHz}$ | _ | 1 | 2 | mA | | | operating mode) | | | $V_{DD} = 3.0 \text{ V}, \text{ fc} = 400 \text{ kHz}$ | ı | 0.5 | 1 | | | | Supply Current<br>(in the HOLD<br>operating mode) | I <sub>DDH</sub> | | V <sub>DD</sub> = 5.5 V | - | 0.5 | 10 | μΑ | | Note 1: Typ. values show those at Topr = 25°C, $V_{DD}$ = 5 V. Note 2: Input Current $I_{IN1}$ : The current through resistor is not included. Note 3: Supply Current: $V_{IN} = 5.3 \text{ V} / 0.2 \text{ V} (V_{DD} = 5.5 \text{ V}), 2.8 \text{ V} / 0.2 \text{ V} (V_{DD} = 3.0 \text{ V})$ AD Conversion Characteristics (Topr = $-30 \text{ to } 70^{\circ}\text{C}$ ) | Parameter | Symbol | Conditions | Min | Тур. | Max | Unit | |--------------------------------|----------------------|------------------------------------------|-----------------------|------|-----------------|------| | Analog Reference Voltage | V <sub>AREF</sub> | (Mask option) | V <sub>DD</sub> – 1.5 | _ | V <sub>DD</sub> | V | | Analog Reference Voltage Range | $\triangle V_{AREF}$ | V <sub>AREF</sub> - V <sub>SS</sub> | 2.7 | _ | _ | V | | Analog Input Voltage | V <sub>AIN</sub> | | V <sub>SS</sub> | _ | V <sub>DD</sub> | V | | Analog Supply current | I <sub>REF</sub> | | _ | 0.5 | 1.0 | mA | | Nonlinearity Error | | | _ | _ | ± 1 | | | Zero Point Error | | $V_{DD} = 2.7 \text{ to } 5.5 \text{ V}$ | _ | _ | ± 1 | LSB | | Full Scale Error | | $V_{AREF} = V_{DD} \pm 0.001 V$ | _ | _ | ± 1 | LJD | | Total Error | | V <sub>SS</sub> = ± 0.001 V | _ | _ | ± 2 | | **AC Characteristics** $(V_{SS} = 0 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | Co | nditions | Min | Тур. | Max | Unit | |------------------------------|--------------------------------|--------------------------------------|------------------------------------------|---------------|--------|-----|------------| | | | | $V_{DD} = 2.7 \text{ to } 5.5 \text{ V}$ | 1.0 | | | | | Instruction Cycle Time | tcy | | $V_{DD} = 2.2 \text{ to } 5.5 \text{ V}$ | 1.9 | _ | 20 | μs | | | | | RC oscillation | 3.2 | | | | | | | For external<br>clock<br>(XIN input) | V <sub>DD</sub> ≧ 2.7 V | 60 | | _ | | | High level clock pulse width | t <sub>WCH</sub> | | V <sub>DD</sub> <2.7 V | 120 | | | | | | t <sub>WCL</sub> | | V <sub>DD</sub> ≧ 2.7 V | 60 | _ | | ns | | Low level clock pulse width | | | V <sub>DD</sub> <2.7 V | 120 | | | | | AD Conversion Time | t <sub>ADC</sub> | | | - | 24 tcy | _ | μ <b>S</b> | | AD Sampling Time | Sampling Time t <sub>AIN</sub> | | | - | 2 tcy | _ | $\mu$ 3 | | Shift data Hold Time | t <sub>SDH</sub> | | | 0.5 tcy – 0.3 | _ | _ | μS | Note 1: AD conversion timing: Internal circuit for pins AINO to 7 Electrical change inust be loaded into the buit-in condensen during t<sub>AIN</sub> for normal AD conversion. AD conversion timing Note 2: Shift data Hold Time: External circuit for pins SCK and SO Serial port (completed of transmission) # **Zero-Cross Detection Characteristics** (Vss = 0 V, Topr = $$-30$$ to $70^{\circ}$ C) | Parameter | Symbol | Conditions | Min | Тур. | Max | Unit | |----------------------------|------------------|-------------------------------------|-----|------|-------|------------------| | Zero-cross Input Voltage | V <sub>ZC</sub> | AC coupling (C = 0.1 $\mu$ F) | 1.0 | _ | 3.0 | V <sub>P-P</sub> | | Zero-cross Accuracy | V <sub>AZC</sub> | $f_{ZC} = 50$ to 60 Hz (sine curve) | _ | _ | ± 135 | mV | | Zero-cross input frequensy | f <sub>ZC</sub> | | 40 | _ | 1000 | Hz | Note 3: Zero-cross detection input: External circuit for pin ZIN AC input signal # **Recommended Oscillating Conditions** $$(V_{SS} = 0 \text{ V}, V_{DD} = 2.5 \text{ to } 5.5 \text{ V}, Topr = -30 \text{ to } 70^{\circ}\text{C})$$ (1) 8 MHz ( $V_{SS} = 0 \text{ V}, V_{DD} = 2.7 \text{ to } 5.5 \text{ V}, \text{Topr} = -30 \text{ to } 70^{\circ}\text{C}$ ) **Ceramic Resonator** KBR-800M (KYOCERA) $C_{XIN} = C_{XOUT} = 30 pF$ **Crystal Oscillator** 210B-6F 8.0000 (TOYOCOM) $C_{XIN} = C_{XOUT} = 20 pF$ (2) 4 MHz ( $V_{SS} = 0 \text{ V}, V_{DD} = 2.2 \text{ to } 5.5 \text{ V}, \text{Topr} = -30 \text{ to } 70^{\circ}\text{C}$ ) **Ceramic Resonator** CSA4.00MG (MURATA) $C_{XIN} = C_{XOUT} = 30 pF$ $C_{XIN} = C_{XOUT} = 30 pF$ KBR-4.00MS (KYOCERA) EFOEC4004A4 (NATIONAL) CXIN = CXOUT = 30 pF **Crystal Oscillator** 204B-6F 4.0000 (TOYOCOM) $C_{XIN} = C_{XOUT} = 20 pF$ (3) $400 \text{ kHz} (V_{SS} = 0 \text{ V}, V_{DD} = 2.2 \text{ to } 5.5 \text{ V}, \text{Topr} = -30 \text{ to } 70^{\circ}\text{C})$ **Ceramic Resonator** CSB400B (MURATA) $C_{XIN} = C_{XOUT} = 220 \text{ pF}, R_{XOUT} = 6.8 \text{ k}\Omega$ KBR-400B (KYOCERA) $C_{XIN} = C_{XOUT} = 100 \text{ pF}, R_{XOUT} = 10 \text{ k}\Omega$ EFOA400K04B (NATIONAL) $C_{XIN} = C_{XOUT} = 470 \text{ pF}, R_{XOUT} = 0 \Omega$ (4) RC Oscillation ( $V_{SS} = 0 \text{ V}, V_{DD} = 5.0 \text{ V}, \text{Topr} = 25^{\circ}\text{C}$ ) 2 MHz (Typ.) $C_{XIN} = 33 \text{ pF}, R_X = 10 \text{ k}\Omega$ 400 kHz (Typ.) $C_{XIN} = 100 \text{ pF}, R_X = 30 \text{ k}\Omega$ **TOSHIBA** # **Typical Characteristics** 6-43-57 2000-10-19